# TECHNICAL MANUAL

L80223 10BASE-T/ 100BASE-TX/FX Ethernet PHY

October 2002



This document contains proprietary information of LSI Logic Corporation. The information contained herein is not to be used by or disclosed to third parties without the express written permission of an officer of LSI Logic Corporation.

DB14-000133-01, Second Edition (October 2002)

This document describes revision/release B of LSI Logic Corporation's L80223 10BASE-T/100BASE-TX/FX Ethernet PHY and will remain the official reference source for all revisions/releases of this product until rescinded by an update.

LSI Logic Corporation reserves the right to make changes to any products herein at any time without notice. LSI Logic does not assume any responsibility or liability arising out of the application or use of any product described herein, except as expressly agreed to in writing by LSI Logic; nor does the purchase or use of a product from LSI Logic convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual property rights of LSI Logic or third parties.

Copyright © 2000, 2001, 2002 by LSI Logic Corporation. All rights reserved.

#### TRADEMARK ACKNOWLEDGMENT

LSI and the LSI Logic logo design are trademarks or registered trademarks of LSI Logic Corporation. All other brand and product names may be trademarks of their respective companies.

To receive product literature, visit us at http://www.lsilogic.com.

For a current list of our distributors, sales offices, and design resource centers, view our web page located at

http://www.lsilogic.com/contacts/na\_salesoffices.html

# **Preface**

This book is the primary reference and technical manual for the L80223 10BASE-T/100BASE-TX/FX Ethernet Physical Layer Device (PHY). It contains a complete functional description for the L80223 and includes complete physical and electrical specifications for the product.

#### **Audience**

This document assumes that you have some familiarity with Ethernet devices and related support devices. The people who benefit from this book are:

- Engineers and managers who are evaluating the device for possible use in a system
- Engineers who are designing the device into a system

### Organization

This document has the following chapters:

- Chapter 1, Introduction, describes the device in general terms and gives a block diagram and lists the device features.
- Chapter 2, Functional Description, describes each of the internal blocks in the device in some detail.
- Chapter 3, Signal Descriptions, lists and describes the device input and output signals.
- Chapter 4, Registers, gives a register summary and describes each
  of the bits in each register.
- Chapter 5, Management Interface, describes the device Management Interface, which allows the registers to be read and written.

- Chapter 6, Specifications, lists the AC and DC characteristics and gives typical timing parameters.
- Appendix A, Application Information, gives practical guidelines for incorporating the device into a design.

#### Abbreviations Used in This Manual

Below is a list of abbreviations used throughout this manual.

100BASE-FX
 100 Mbits/s Fiber Optic Ethernet
 100BASE-T
 100 Mbits/s Twisted-Pair Ethernet
 10 Mbits/s Twisted-Pair Ethernet

4B5B 4-Bit 5-Bit CLK Clock

CRC Cyclic Redundancy Check

CRS Carrier Sense

CSMA Carrier Sense Multiple Access

CWRD Codeword

DA Destination Address ECL Emitter-Coupled Logic

EOF End of Frame

ESD End of Stream Delimiter FCS Frame Check Sequence

FDX Full-Duplex
FEF Far End Fault
FIFO First In - First Out
FLP Fast Link Pulse
HDX Half-Duplex
HIZ High Impedance
I/G Individual/Group

IETF Internet Engineering Task Force

IPG Inter-Packet Gap
IREF Reference Current
L/T Length and Type
LSB Least-Significant Bit

MIB Management Information Base
MLT3 Multi-Level Transmission (3 levels)

ms millisecond

MSB Most-Significant Bit

mV millivolt

NLP Normal Link Pulse

NRZI Non-Return to Zero Inverted

NRZ Non-Return to Zero

OP Opcode

PCB Printed Circuit Board

pF picofarad

PRE Preamble

R/LH Read Latched High

R/LHI Read Latched High with Interrupt

R/LL Read Latched Low

R/LLI Read Latched Low with Interrupt

R/LT Read Latched Transition

R/LTI Read Latched Transition with Interrupt

R/WSC Read/Write Self Clearing
RFC Request for Comments
RJ-45 Registered Jack-45
RMON Remote Monitoring

SA Start Address or Station Address

SFD Start of Frame Delimiter

SNMP Simple Network Management Protocol

SOI Start of Idle

SSD Start of Stream Delimiter STP Shielded Twisted Pair

TP Twisted Pair μH microhenry μP microprocessor

UTP Unshielded Twisted Pair

#### Conventions Used in This Manual

The first time a word or phrase is defined in this manual, it is italicized.

The word *assert* means to drive a signal true or active. The word *deassert* means to drive a signal false or inactive.

Hexadecimal numbers are indicated by the prefix "0x" —for example, 0x32CF. Binary numbers are indicated by the prefix "0b" —for example, 0b0011.0010.1100.1111.

# **Contents**

| Chapter 1 Introduction |          |          |                                    |      |
|------------------------|----------|----------|------------------------------------|------|
|                        | 1.1      | Overvie  | ew                                 | 1-1  |
|                        | 1.2      | Feature  | es                                 | 1-3  |
| Chapter 2              |          |          |                                    |      |
| <b>Functional Des</b>  | cription |          |                                    |      |
|                        | 2.1      | Device   | Differences                        | 2-2  |
|                        | 2.2      | Overvie  | €W                                 | 2-2  |
|                        |          | 2.2.1    | Channel Operation                  | 2-2  |
|                        |          | 2.2.2    | Data Paths                         | 2-3  |
|                        | 2.3      | Block [  | Diagram Description                | 2-8  |
|                        |          | 2.3.1    | Oscillator and Clock               | 2-9  |
|                        |          | 2.3.2    | Controller Interface               | 2-9  |
|                        |          | 2.3.3    | Encoder                            | 2-14 |
|                        |          | 2.3.4    | Decoder                            | 2-15 |
|                        |          | 2.3.5    | Scrambler                          | 2-16 |
|                        |          | 2.3.6    | Descrambler                        | 2-17 |
|                        |          | 2.3.7    | Twisted-Pair Transmitters          | 2-17 |
|                        |          | 2.3.8    | Twisted-Pair Receivers             | 2-23 |
|                        |          | 2.3.9    | FX Transmitter and Receiver        | 2-26 |
|                        |          | 2.3.10   | Clock and Data Recovery            | 2-28 |
|                        |          | 2.3.11   | Link Integrity and AutoNegotiation | 2-29 |
|                        |          | 2.3.12   | Link Indication                    | 2-33 |
|                        |          | 2.3.13   | Collision                          | 2-33 |
|                        |          | 2.3.14   | LED Drivers                        | 2-35 |
|                        | 2.4      | Start of | f Packet                           | 2-38 |
|                        |          | 2.4.1    | 100 Mbits/s                        | 2-38 |
|                        |          | 2.4.2    | 10 Mbits/s                         | 2-39 |

|                     | 2.5  | End of     | Packet                                 | 2-39 |
|---------------------|------|------------|----------------------------------------|------|
|                     |      | 2.5.1      | 100 Mbits/s                            | 2-39 |
|                     |      | 2.5.2      | 10 Mbits/s                             | 2-40 |
|                     | 2.6  | Full/Hal   | f Duplex Mode                          | 2-41 |
|                     |      | 2.6.1      | Forcing Full-/Half-Duplex Operation    | 2-41 |
|                     |      | 2.6.2      | Full-/Half-Duplex Indication           | 2-42 |
|                     |      | 2.6.3      | Loopback                               | 2-42 |
|                     | 2.7  | Repeat     | er Mode                                | 2-43 |
|                     | 2.8  | 10/100     | Mbits/s Selection                      | 2-43 |
|                     |      | 2.8.1      | Forcing 10/100 Mbits/s Operation       | 2-43 |
|                     |      | 2.8.2      | Autoselecting 10/100 Mbits/s Operation | 2-44 |
|                     |      | 2.8.3      | 10/100 Mbits/s Indication              | 2-44 |
|                     | 2.9  | Jabber     |                                        | 2-44 |
|                     | 2.10 | Automa     | tic Jam                                | 2-45 |
|                     |      | 2.10.1     | 100 Mbits/s JAM                        | 2-45 |
|                     |      | 2.10.2     | 10 Mbits/s JAM                         | 2-45 |
|                     | 2.11 | Reset      |                                        | 2-45 |
|                     | 2.12 | Powerd     | own                                    | 2-46 |
|                     | 2.13 | Receive    | e Polarity Correction                  | 2-46 |
| Chapter 3           |      |            |                                        |      |
| Signal Descrip      |      | NA - P - 1 | starface O'coals                       | 0.0  |
|                     | 3.1  |            | nterface Signals                       | 3-2  |
|                     | 3.2  |            | ler Interface Signals (MII)            | 3-3  |
|                     | 3.3  | •          | ement Interface                        | 3-5  |
|                     | 3.4  |            | aneous Signals                         | 3-6  |
|                     | 3.5  | LEDs       |                                        | 3-7  |
|                     | 3.6  | Power \$   | Supply                                 | 3-9  |
| Chapter 4 Registers |      |            |                                        |      |
| <b>5</b>            | 4.1  | Bit Type   | es<br>es                               | 4-1  |
|                     | 4.2  |            | al Port Register Summary               | 4-3  |
|                     | 4.3  | Registe    |                                        | 4-6  |
|                     |      | 4.3.1      | Control Register (Register 0)          | 4-6  |
|                     |      | 4.3.2      | Status Register (Register 1)           | 4-8  |
|                     |      | 4.3.3      | PHY ID 1 Register (Register 2)         | 4-10 |

|                  |       | 4.3.4     | PHY ID 2 Register (Register 3)                   | 4-11 |
|------------------|-------|-----------|--------------------------------------------------|------|
|                  |       | 4.3.5     | AutoNegotiation Advertisement Register           |      |
|                  |       |           | (Register 4)                                     | 4-11 |
|                  |       | 4.3.6     | AutoNegotiation Remote End Capability Register   |      |
|                  |       |           | (Register 5)                                     | 4-13 |
|                  |       | 4.3.7     | Configuration 1 Register (Register 16)           | 4-15 |
|                  |       | 4.3.8     | Configuration 2 Register (Register 17)           | 4-18 |
|                  |       | 4.3.9     | Status Output Register (Register 18)             | 4-20 |
|                  |       | 4.3.10    | Interrupt Mask Register (Register 19)            | 4-22 |
|                  |       | 4.3.11    | Reserved Register (Register 20)                  | 4-24 |
| Chapter 5        |       |           |                                                  |      |
| Management Inter | rface |           |                                                  |      |
|                  | 5.1   | Signal E  | Description                                      | 5-1  |
|                  | 5.2   | General   | Operation                                        | 5-2  |
|                  | 5.3   | Multiple  | Register Access                                  | 5-4  |
|                  | 5.4   | Frame S   | Structure                                        | 5-4  |
|                  | 5.5   | Register  | r Structure                                      | 5-6  |
|                  | 5.6   | Interrup  | ts                                               | 5-7  |
| Chapter 6        |       |           |                                                  |      |
| Specifications   |       |           |                                                  |      |
|                  | 6.1   | Absolute  | e Maximum Ratings                                | 6-1  |
|                  | 6.2   | Electrica | al Characteristics                               | 6-2  |
|                  |       | 6.2.1     | Twisted-Pair DC Characteristics                  | 6-3  |
|                  |       | 6.2.2     | FX Characteristics, Transmit                     | 6-6  |
|                  | 6.3   | AC Elec   | etrical Characteristics                          | 6-9  |
|                  |       | 6.3.1     | 25 MHz Input/Output Clock Timing Characteristics | 6-10 |
|                  |       | 6.3.2     | Transmit Timing Characteristics                  | 6-11 |
|                  |       | 6.3.3     | Receive Timing Characteristics                   | 6-14 |
|                  |       | 6.3.4     | Collision and JAM Timing Characteristics         | 6-19 |
|                  |       | 6.3.5     | Link Pulse Timing Characteristics                | 6-23 |
|                  |       | 6.3.6     | Jabber Timing Characteristics                    | 6-26 |
|                  | 6.4   | LED Dri   | iver Timing Characteristics                      | 6-27 |
|                  |       | 6.4.1     | MI Serial Port Timing Characteristics            | 6-28 |
|                  | 6.5   | Pinouts   | and Package Drawings                             | 6-30 |
|                  |       | 6.5.1     | Pinouts                                          | 6-30 |

|                         | 6.5.2    | L80223 Pin Layout                | 6-36 |
|-------------------------|----------|----------------------------------|------|
| 6.6                     | Mechai   | nical Drawing                    | 6-37 |
| Appendix A              |          |                                  |      |
| Application Information | 1        |                                  |      |
| A.1                     | Examp    | le Schematics                    | A-1  |
| A.2                     | TP Trai  | nsmit Interface                  | A-5  |
| A.3                     | TP Red   | ceive Interface                  | A-6  |
| A.4                     | TP Trai  | nsmit Output Current Set         | A-7  |
| A.5                     | Cable    | Selection                        | A-8  |
| A.6                     | Transm   | itter Droop                      | A-9  |
| A.7                     | Automa   | atic JAM                         | A-9  |
| A.8                     | FX Inte  | erface                           | A-10 |
|                         | A.8.1    | Connection to 3.3 V Transceivers | A-10 |
|                         | A.8.2    | Connection to 5 V Transceivers   | A-11 |
|                         | A.8.3    | Disabling the FX Interface       | A-13 |
| A.9                     | MII Co   | ntroller Interface               | A-13 |
|                         | A.9.1    | Clocks                           | A-13 |
|                         | A.9.2    | Output Drive                     | A-14 |
|                         | A.9.3    | MII Disable                      | A-15 |
|                         | A.9.4    | Receive Output Enable            | A-16 |
| A.10                    | FBI Co   | ntroller Interface               | A-16 |
| A.11                    | Serial I | Port                             | A-16 |
|                         | A.11.1   | Polling and Interrupt            | A-17 |
|                         | A.11.2   | Multiple Register Access         | A-18 |
|                         | A.11.3   | Serial Port Addressing           | A-18 |
| A.12                    | Oscillat | tor                              | A-19 |
| A.13                    | LED D    | rivers                           | A-21 |
| A.14                    | Repeat   | er Applications                  | A-21 |
|                         | A.14.1   | MII-Based Repeaters              | A-21 |
|                         | A.14.2   | Non-MII Based Repeaters          | A-22 |
|                         | A.14.3   | Clocks                           | A-23 |
| A.15                    | Power    | Supply Decoupling                | A-23 |
|                         |          |                                  |      |

# **Customer Feedback**

# **Figures**

| 1.1  | Top Level Block Diagram                         | 1-2  |
|------|-------------------------------------------------|------|
| 2.1  | L80223 Device Block Diagram                     | 2-4  |
| 2.2  | 100BASE-TX/FX and 10BASE-T Frame Format         | 2-5  |
| 2.3  | MII Frame Format                                | 2-6  |
| 2.4  | TP Output Voltage Template                      | 2-19 |
| 2.5  | TP Input Voltage Template (10 Mbits/s)          | 2-24 |
| 2.6  | Link Pulse Output Voltage Template (10 Mbits/s) | 2-30 |
| 2.7  | NLP vs FLP Link Pulse                           | 2-31 |
| 2.8  | SOI Output Voltage Template (10 Mbits/s)        | 2-40 |
| 3.1  | Device Logic Diagram                            | 3-2  |
| 5.1  | MI Serial Port Frame Timing Diagram             | 5-3  |
| 5.2  | MI Serial Frame Structure                       | 5-5  |
| 5.3  | MDIO Interrupt Pulse                            | 5-8  |
| 6.1  | 25 MHz Output Timing                            | 6-10 |
| 6.2  | Transmit Timing (100 Mbits/s)                   | 6-12 |
| 6.3  | Transmit Timing (10 Mbits/s)                    | 6-13 |
| 6.4  | Receive Timing, Start of Packet (100 Mbits/s)   | 6-15 |
| 6.5  | Receive Timing, End of Packet (100 Mbits/s)     | 6-16 |
| 6.6  | Receive Timing, Start of Packet (10 Mbits/s)    | 6-17 |
| 6.7  | Receive Timing, End of Packet (10 Mbits/s)      | 6-18 |
| 6.8  | RX_EN Timing                                    | 6-18 |
| 6.9  | Collision Timing, Receive (100 Mbits/s)         | 6-20 |
| 6.10 | Collision Timing, Receive (10 Mbits/s)          | 6-20 |
| 6.11 | Collision Timing, Transmit (100 Mbits/s)        | 6-21 |
| 6.12 | Collision Timing, Transmit (10 Mbits/s)         | 6-21 |
| 6.13 | Collision Test Timing                           | 6-22 |
| 6.14 | JAM Timing                                      | 6-22 |
| 6.15 | NLP Link Pulse Timing                           | 6-24 |
| 6.16 | FLP Link Pulse Timing                           | 6-25 |
| 6.17 | Jabber Timing                                   | 6-26 |
| 6.18 | LED Driver Timing                               | 6-27 |
| 6.19 | MI Serial Port Timing                           | 6-29 |
| 6.20 | MDIO Interrupt Pulse Timing                     | 6-29 |
| 6.21 | L80223 64-Pin LQFP, Top View                    | 6-36 |
| 6.22 | 64-Pin LQFP Mechanical Drawing                  | 6-38 |

| A.1        | Typical Network Interface Adapter Card Schematic        |      |
|------------|---------------------------------------------------------|------|
|            | Using the L80223                                        | A-2  |
| A.2        | Typical Switching Port Schematic Using L80223           | A-3  |
| A.3        | Typical External PHY Schematic Using L80223             | A-4  |
| A.4        | Connection to 3.3 V Fiber Optic Transceivers            | A-11 |
| A.5        | Connection to 5 V Fiber Optic Transceivers              | A-12 |
| A.6        | MII Output Driver Characteristics                       | A-15 |
| A.7        | Serial Device Port Address Selection                    | A-19 |
| <b>8.A</b> | Connecting the L80223 to a High-Capacitance Crystal     | A-20 |
| A.9        | Connecting the L80223 to a Non High-Capacitance Crystal | A-20 |

# **Tables**

| 2.1  | Device Differences                                     | 2-2  |
|------|--------------------------------------------------------|------|
| 2.2  | Transmit Preamble and SFD Bits at MAC Nibble Interface | 2-6  |
| 2.3  | Receive Preamble and SFD Bits at MAC Nibble Interface  | 2-7  |
| 2.4  | 4B/5B Symbol Mapping                                   | 2-10 |
| 2.5  | TP Output Voltage (10 Mbits/s)                         | 2-20 |
| 2.6  | Transmit Level Adjust                                  | 2-21 |
| 2.7  | FX Transmit Level Adjust                               | 2-27 |
| 2.8  | PLED_[1:0] Output Select Bit Encoding                  | 2-36 |
| 2.9  | LED Normal Function Definition                         | 2-37 |
| 2.10 | LED Event Definition                                   | 2-37 |
| 4.1  | MI Register Bit Type Definition                        | 4-2  |
| 5.1  | MI Serial Port Register Summary                        | 5-6  |
| 6.1  | Absolute Maximum Ratings                               | 6-1  |
| 6.2  | DC Characteristics                                     | 6-2  |
| 6.3  | Twisted Pair Characteristics (Transmit)                | 6-4  |
| 6.4  | Twisted Pair Characteristics (Receive)                 | 6-6  |
| 6.5  | FX Characteristics, Transmit                           | 6-7  |
| 6.6  | FX Characteristics, Receive                            | 6-8  |
| 6.7  | Test Conditions                                        | 6-9  |
| 6.8  | 25 MHz Input/Output Clock                              | 6-10 |
| 6.9  | Transmit Timing                                        | 6-11 |
| 6.10 | Receive Timing                                         | 6-14 |
| 6.11 | Collision and Jam Timing                               | 6-19 |
| 6.12 | Link Pulse Timing                                      | 6-23 |
| 6.13 | Jabber Timing                                          | 6-26 |
| 6.14 | LED Driver Timing                                      | 6-27 |
| 6.15 | MI Serial Port Timing                                  | 6-28 |
| 6.16 | L80223 Pin List (by Signal Category)                   | 6-30 |
| 6.17 | L80223 Pin List (by Pin Number)                        | 6-33 |
| A.1  | TP Transformer Specification                           | A-5  |
| A.2  | TP Transformer Sources                                 | A-5  |
| A.3  | Cable Configuration                                    | A-8  |
| Δ 1  | Non High-Canacitance Crystal Specifications            | Δ-21 |

# Chapter 1 Introduction

This chapter contains a brief introduction to the L80223 10BASE-T/100BASE-TX/FX Ethernet Physical Layer Device (PHY). It contains the following sections:

- Section 1.1, "Overview"
- Section 1.2, "Features"

### 1.1 Overview

This manual describes the L80223 device. The device contains a single PHY channel. The convention used in this manual is that *device* refers to the IC, and *channel* refers to the PHY in the device.

The L80223 is a highly integrated analog interface IC for twisted-pair or fiber optic Ethernet applications. The device can be configured for either 100 Mbits/s (100BASE-TX or 100BASE-FX) or 10 Mbits/s (10BASE-T) Ethernet operation.

The PHY channel contains the following blocks:

- 4B5B Encoder/Manchester Encoder
- Scrambler
- 10BASE-T Transmitter
- 100BASE-TX Transmitter
- 100BASE-FX Transmitter
- 10BASE-T Receiver
- 100BASE-TX Receiver
- 100BASE-FX Receiver

- Squelch
- Clock and Data Recovery
- Autonegotiation and Link Integrity
- Descrambler
- 4B5B Decoder/Manchester Decoder
- MII Controller Interface
- Management Interface (MI)
- Collision Detection

Figure 1.1 is a simplified top-level block diagram of the L80223 device.

Figure 1.1 Top Level Block Diagram



Internal output waveshaping circuitry and on-chip filters in the PHY eliminates the need for external filters normally required in 100BASE-TX and 10BASE-T applications.

Using the on-chip AutoNegotiation algorithm, the device can automatically configure the PHY channel to independently operate in 100 Mbits/s or 10 Mbits/s operation in either full- or half-duplex mode.

The device uses the Management Interface (MI) serial port to access eleven 16-bit registers in the PHY. These registers comply to Clause 22 of IEEE 802.3u and contain bits and fields that reflect configuration inputs, status outputs, and device capabilities.

The device is ideally suited as a media interface for 10BASE-T/100BASE-TX/FX repeaters, routers, PCMCIA cards, NIC cards, motherboards, networked modems, and other end station applications.

The device is implemented in 0.35 or 0.30 micron CMOS technology and operates on a 3.3 V power supply. The outputs are 5 V-tolerant and directly interface to other 5 V devices.

## 1.2 Features

The following list summarizes the salient features of the device:

- Single-chip solution for a 10BASE-T/100BASE-TX/FX PHY
- Dual speed: 10/100 Mbit/s
- Half-duplex or full-duplex operation
- MII interface to Ethernet MAC
- Management Interface (MI) for configuration and status
- Optional Repeater Interface
- AutoNegotiation for 10/100 Mbit/s, full/half duplex operation
- Advertisement control through pins
- All applicable IEEE 802.3, 10BASE-T and 100BASE-TX/FX specifications are met
- On-chip wave shaping (no external filters required)

- Adaptive equalizer for 100BASE-TX operation
- Baseline wander correction
- Minimum number of external components
- Independent programmable LED output pins reflect the following events:
  - Link
  - Activity
  - Collision
  - Full-Duplex
  - Speed (10/100 Mbits/s)
- 3.3 V power supply, 5 V tolerant I/O
- 64-pin LQFP

# **Chapter 2 Functional Description**

This chapter contains a functional description of the PHY device. It has the following sections:

- Section 2.1, "Device Differences"
- Section 2.2, "Overview"
- Section 2.3, "Block Diagram Description"
- Section 2.4, "Start of Packet"
- Section 2.5, "End of Packet"
- Section 2.6, "Full/Half Duplex Mode"
- Section 2.7, "Repeater Mode"
- Section 2.8, "10/100 Mbits/s Selection"
- Section 2.9, "Jabber"
- Section 2.10, "Automatic Jam"
- Section 2.11, "Reset"
- Section 2.12, "Powerdown"
- Section 2.13, "Receive Polarity Correction"

# 2.1 Device Differences

This manual describes the L80223 PHY. It is similar to the L80225 and L80227 PHY devices. Each of these devices is similar with respect to Ethernet operation. Table 2.1 shows the similarities and differences in the devices.

Table 2.1 Device Differences

| Function                                  | L80223 | L80225 | L80227   |
|-------------------------------------------|--------|--------|----------|
| Power Supply                              | 3.3V   | 3.3V   | 3.3V     |
| RESET Pin                                 | Yes    | Yes    | Yes      |
| FX Interface                              | Yes    | No     | No       |
| Transmit Transformer<br>Winding Ratio     | 1:1    | 1:1    | 1:1      |
| Speed Pin                                 | Yes    | Yes    | Yes      |
| Duplex Pin                                | Yes    | Yes    | Yes      |
| Hardware Advertisement<br>Control         | No     | Yes    | No       |
| Registers 16 - 20                         | Yes    | #18    | #17, #18 |
| Available in industrial temperature range | No     | No     | Yes      |

# 2.2 Overview

This section gives a brief overview of the device functional operation.

The L80223 is a complete 10/100 Mbits/s Ethernet Media Interface IC. A block diagram is shown in Figure 2.1.

# 2.2.1 Channel Operation

The PHY operates in the 100BASE-TX or 100BASE-FX modes at 100 Mbits/s, or in the 10BASE-T mode at 10 Mbits/s. The 100 Mbits/s modes

and the 10 Mbits/s mode differ in data rate, signaling protocol, and allowed wiring as follows:

- 100BASE-TX mode uses two pairs of category 5 or better UTP or STP twisted-pair cable with 4B5B encoded, scrambled, and MLT3 coded 62.5 MHz ternary data to achieve a throughput of 100 Mbits/s.
- The 100BASE-FX mode uses two fiber cables with 4B5B encoded,
   125 MHz binary data to achieve a throughput of 100 Mbits/s.
- 10 Mbits/s mode uses two pairs of category 3 or better UTP or STP twisted-pair cable with Manchester encoded 10 MHz binary data to achieve a 10 Mbits/s throughput

The data symbol format on the twisted-pair cable for the 100 and 10 Mbits/s modes is defined in IEEE 802.3 specifications and shown in Figure 2.2.

#### 2.2.2 Data Paths

In each device, there is a transmit data path and a receive data path associated with each PHY channel. The transmit data path is from the Controller Interface to the twisted-pair transmitter. The receive data path is from the twisted-pair receiver to the Controller Interface.

Figure 2.1 L80223 Device Block Diagram



Figure 2.2 100BASE-TX/FX and 10BASE-T Frame Format

| la ta afaa aa     |              | 1                                                                                                                                                                                                                              | <b>.</b> |          |            |    |          |     |                   |      |  |  |  |  |
|-------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|------------|----|----------|-----|-------------------|------|--|--|--|--|
| Interframe<br>Gap | PF           | REAMBLE                                                                                                                                                                                                                        | SFD      | DA       | SA         | LN | LLC Data | FCS | Interframe<br>Gap |      |  |  |  |  |
|                   | l            |                                                                                                                                                                                                                                |          |          |            |    |          |     | i<br>I            |      |  |  |  |  |
|                   | <br>         | 100BASE-TX Data Symbols                                                                                                                                                                                                        |          |          |            |    |          |     |                   |      |  |  |  |  |
| IDLE              | SSD          | SSD PREAMBLE SFD DA SA LN LLC DATA FCS                                                                                                                                                                                         |          |          |            |    |          |     |                   |      |  |  |  |  |
|                   | <br>         | IDLE = [1111]                                                                                                                                                                                                                  |          |          |            |    |          |     |                   |      |  |  |  |  |
|                   | '<br> <br> - |                                                                                                                                                                                                                                | 100BA    | SE-FX Da | ta Symbols | ;  |          |     |                   |      |  |  |  |  |
| IDLE              | SSD          | PREAMBLE                                                                                                                                                                                                                       | SFD      | DA       | SA         | LN | LLC DATA | FCS | ESD               | IDLE |  |  |  |  |
|                   | DA, S        | IDLE = [ 1 1 1 1]<br>  SSD = [ 1 1 0 0 0 1 0 0 0 1 ]<br>  PREAMBLE = [ 1 0 1 0] 62 Bits Long<br>  SFD = [ 1 1 ]<br>  DA, SA, LN, LLC DATA, FCS = [ DATA ]<br>  ESD = [ 0 1 1 0 1 0 0 1 1 1 ]   Before/After<br>  4B5B Encoding |          |          |            |    |          |     |                   |      |  |  |  |  |
| IDLE              | PR           | EAMBLE                                                                                                                                                                                                                         | SFD      | DA       | SA         | LN | LLC DATA | FCS | SOI               | IDLE |  |  |  |  |

#### 2.2.2.1 100BASE-TX

In 100BASE-TX transmit operation, data is received on the Controller Interface from an external Ethernet controller according to the format shown in Figure 2.3 and Table 2.2. The data is sent to the 4B5B encoder, which scrambles the encoded data. The scrambled data is then sent to the TP transmitter. The TP transmitter converts the encoded and scrambled data into MLT3 ternary format, preshapes the output, and drives the twisted-pair cable.

Figure 2.3 MII Frame Format



Table 2.2 Transmit Preamble and SFD Bits at MAC Nibble Interface

| Signals |   |   |                |   |   |   |   |   |   | Bit ∖ | /alue |   |   |   |   |   |                |   |                 |                 |
|---------|---|---|----------------|---|---|---|---|---|---|-------|-------|---|---|---|---|---|----------------|---|-----------------|-----------------|
| TXDO    | Х | Х | 1 <sup>1</sup> | 1 | 1 | 1 | 1 | 1 | 1 | 1     | 1     | 1 | 1 | 1 | 1 | 1 | 1 <sup>2</sup> | 1 | D0 <sup>3</sup> | D4 <sup>4</sup> |
| TXD1    | Χ | Χ | 0              | 0 | 0 | 0 | 0 | 0 | 0 | 0     | 0     | 0 | 0 | 0 | 0 | 0 | 0              | 0 | D1              | D5              |
| TXD2    | Χ | Χ | 1              | 1 | 1 | 1 | 1 | 1 | 1 | 1     | 1     | 1 | 1 | 1 | 1 | 1 | 1              | 1 | D2              | D6              |
| TXD3    | Χ | Χ | 0              | 0 | 0 | 0 | 0 | 0 | 0 | 0     | 0     | 0 | 0 | 0 | 0 | 0 | 0              | 1 | D3              | D7              |
| TX_EN   | 0 | 0 | 1              | 1 | 1 | 1 | 1 | 1 | 1 | 1     | 1     | 1 | 1 | 1 | 1 | 1 | 1              | 1 | 1               | 1               |

- 1. 1st preamble nibble transmitted.
- 2. 1st SFD nibble transmitted.
- 3. 1st data nibble transmitted.
- 4. D0 through D7 are the first 8 bits of the data field.

In 100BASE-TX receive operation, the TP receiver takes incoming encoded and scrambled MLT3 data from the twisted-pair cable, removes any high-frequency noise from the input, equalizes the input signal to compensate for the effects of the cable, performs baseline wander correction, qualifies the data with a squelch algorithm, and converts the data from MLT3-encoded levels to internal digital levels. The output of the receiver then goes to a clock and data recovery block that recovers a clock from the incoming data, uses the clock to latch valid data into the device, and converts the data back to NRZ format. The 4B5B decoder and descrambler then decodes and unscrambles the NRZ data, respectively, and sends it out of the Controller Interface to an external Ethernet controller. The format of the received data at the Controller interface is as shown in Table 2.3.

Table 2.3 Receive Preamble and SFD Bits at MAC Nibble Interface

| Signals |   |                |   |   |   |   |   |   |   | Bit \ | /alue |   |   |   |   |   |                |   |                 |                 |
|---------|---|----------------|---|---|---|---|---|---|---|-------|-------|---|---|---|---|---|----------------|---|-----------------|-----------------|
| RXDO    | Χ | 1 <sup>1</sup> | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1     | 1     | 1 | 1 | 1 | 1 | 1 | 1 <sup>2</sup> | 1 | D0 <sup>3</sup> | D4 <sup>4</sup> |
| RXD1    | Χ | 0              | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0     | 0     | 0 | 0 | 0 | 0 | 0 | 0              | 0 | D1              | D5              |
| RXD2    | Χ | 1              | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1     | 1     | 1 | 1 | 1 | 1 | 1 | 1              | 1 | D2              | D6              |
| RXD3    | Χ | 0              | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0     | 0     | 0 | 0 | 0 | 0 | 0 | 0              | 1 | D3              | D7              |
| RX_DV   | 0 | 1              | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1     | 1     | 1 | 1 | 1 | 1 | 1 | 1              | 1 | 1               | 1               |

<sup>1.</sup> First preamble nibble received. Depending on the mode, the device may eliminate either all or some of the preamble nibbles, up to the first SFD nibble.

#### 2.2.2.2 100BASE-FX

100BASE-FX operation is similar to 100BASE-TX operation except

- the transmit output/receive input is not scrambled or MLT3 encoded
- the transmit data is output to a FX transmitter instead of the TP waveshaper/ transmitter
- the receive data is input to the FX ECL level detector instead of the equalizer and associated TP circuitry
- the FX Interface has a signal detect input

<sup>2.</sup> First SFD nibble received.

<sup>3.</sup> First data nibble received.

<sup>4.</sup> D0 through D7 are the first 8 bits of the data field.

#### 2.2.2.3 10BASE-T

10BASE-T operation is similar to the 100BASE-TX operation except

- there is no scrambler/descrambler
- the encoder/decoder is Manchester instead of 4B5B
- the data rate is 10 Mbits/s instead of 100 Mbits/s,
- the twisted-pair symbol data is two-level Manchester instead of ternary MLT-3.
- the transmitter generates link pulses during the idle period
- the transmitter detects the jabber condition
- the receiver detects link pulses and implements the AutoNegotiation algorithm

# 2.3 Block Diagram Description

The L80223 PHY device has the following main blocks:

- Oscillator and Clock
- Controller Interface
- 4B5B/Manchester Encoder/Decoder
- Scrambler/Descrambler
- Twisted-Pair Transmitters
- Twisted-Pair Receivers
- Fiber Transmitter
- Fiber Receiver
- Clock and Data Recovery
- Link Integrity/AutoNegotiation
- Link Indication
- Collision Detection
- LED Drivers

A Management Interface (MI) serial port provides access to 11 internal PHY registers.

Figure 2.1 shows the main blocks, along with their associated signals. The following sections describe each of the blocks in Figure 2.1. The performance of the device in both the 10 and 100 Mbits/s modes is described.

#### 2.3.1 Oscillator and Clock

The L80223 requires a 25 MHz reference frequency for internal signal generation. This 25 MHz reference frequency is generated with either an external 25 MHz crystal connected between OSCIN and GND or with the application of an external 25-MHz clock to OSCIN.

The device provides either a 2.5 MHz or 25 MHz reference clock at the TX\_CLK or RX\_CLK output pins for 10 MHz or 100 MHz operation, respectively.

#### 2.3.2 Controller Interface

This section describes the controller interface operation. The L80223 has two interfaces to an external controller:

- Media Independent Interface (MII)
- Five Bit Interface (FBI)

#### 2.3.2.1 MII Interface

The device has an MII interface to an external Ethernet Media Access Controller (MAC).

**MII** (100 Mbits/s) – The MII is a nibble-wide packet data interface defined in IEEE 802.3 and shown in Figure 2.3. The L80223 meets all the MII requirements outlined in IEEE 802.3. The L80223 can directly connect, without any external logic, to any Ethernet controller or other device that also complies with the IEEE 802.3 MII specifications.

The MII interface contains the following signals:

- Transmit data bits (TXD[3:0])
- Transmit clock (TX CLK)
- Transmit enable (TX EN)
- Transmit error (TX ER)

- Receive data bits (RXD[3:0])
- Receive clock (RX\_CLK)
- Carrier sense (CRS)
- Receive data valid (RX DV)
- Receive data error (RX ER)
- Collision (COL)

The transmit and receive clocks operate at 25 MHz in 100 Mbits/s mode.

On the transmit side, the TX\_CLK output runs continuously at 25 MHz. When no data is to be transmitted, TX\_EN must be deasserted. While TX\_EN is deasserted, TX\_ER and TXD[3:0] are ignored and no data is clocked into the device. When TX\_EN is asserted on the rising edge of TX\_CLK, data on TXD[3:0] is clocked into the device on the rising edge of the TX\_CLK output clock. TXD[3:0] input data is nibble wide packet data whose format must be the same as specified in IEEE 802.3 and shown in Figure 2.3. When all data on TXD[3:0] has been latched into the device, TX\_EN must be deasserted on the rising edge of TX\_CLK.

TX\_ER is also clocked in on the rising edge of TX\_CLK. TX\_ER is a transmit error signal. When this signal is asserted, the device substitutes an error nibble in place of the normal data nibble that was clocked in on TXD[3:0]. The error nibble is defined to be the /H/ symbol, which is defined in IEEE 802.3 and shown in Table 2.4.

Table 2.4 4B/5B Symbol Mapping

| Symbol<br>Name | Description | 5B Code | 4B Code |  |  |  |  |
|----------------|-------------|---------|---------|--|--|--|--|
| 0              | Data 0      | 0b11110 | 0b0000  |  |  |  |  |
| 1              | Data 1      | 0b01001 | 0b0001  |  |  |  |  |
| 2              | Data 2      | 0b10100 | 0b0010  |  |  |  |  |
| 3              | Data 3      | 0b10101 | 0b0011  |  |  |  |  |
| 4              | Data 4      | 0b01010 | 0b0100  |  |  |  |  |
| 5              | Data 5      | 0b01011 | 0b0101  |  |  |  |  |
| 6              | Data 6      | 0b01110 | 0b0110  |  |  |  |  |

Table 2.4 4B/5B Symbol Mapping (Cont.)

| Symbol<br>Name | Description   | 5B Code                 | 4B Code   |
|----------------|---------------|-------------------------|-----------|
| 7              | Data 7        | 0b01111                 | 0b0111    |
| 8              | Data 8        | 0b10010                 | 0b1000    |
| 9              | Data 9        | 0b10011                 | 0b1001    |
| А              | Data A        | 0b10110                 | 0b1010    |
| В              | Data B        | 0b10111                 | 0b1011    |
| С              | Data C        | 0b11010                 | 0b1100    |
| D              | Data D        | 0b11011                 | 0b1101    |
| E              | Data E        | 0b11100                 | 0b1110    |
| F              | Data F        | 0b11101                 | 0b1111    |
| I              | Idle          | 0b11111                 | 0b0000    |
| J              | SSD #1        | 0b11000                 | 0b0101    |
| K              | SSD #2        | 0b10001                 | 0b0101    |
| Т              | ESD #1        | 0b01101                 | 0b0000    |
| R              | ESD #2        | 0b00111                 | 0b0000    |
| Н              | Halt          | 0b00100                 | Undefined |
| _              | Invalid codes | All others <sup>1</sup> | 0b0000*   |

These 5B codes are not used. The decoder decodes these 5B codes to 4B 0000. The encoder encodes 4B 0000 to 5B 11110, as shown in symbol Data 0.

Because the OSCIN input clock generates the TX\_CLK output clock, the TXD[3:0], TX\_EN, and TX\_ER signals are also clocked in on rising edges of OSCIN.

On the receive side, as long as a valid data packet is not detected, CRS and RX\_DV are deasserted and the RXD[3:0] signals are held LOW. When the start of packet is detected, CRS and RX\_DV are asserted on the falling edge of RX\_CLK. The assertion of RX\_DV indicates that valid data is clocked out on RXD[3:0] on the falling edge of the RX\_CLK. The RXD[3:0] data has the same frame structure as the TXD[3:0] data and

is specified in IEEE 802.3 and shown in Figure 2.3. When the end of the packet is detected, CRS and RX\_DV are deasserted, and RXD[3:0] is held LOW. CRS and RX\_DV also stay deasserted if the device is in the Link Fail State.

RX\_ER is a receive error output that is asserted when certain errors are detected on a data nibble. RX\_ER is asserted on the falling edge of RX\_CLK for the duration of that RX\_CLK clock cycle during which the nibble containing the error is output on RXD[3:0].

The collision output, COL, is asserted whenever the collision condition is detected.

**MII (10 Mbits/s)** – MII 10 Mbits/s operation is identical to 100 Mbits/s operation except

- TX\_CLK and RX\_CLK clock frequency is reduced to 2.5 MHz
- TX ER is ignored
- RX ER is disabled and always held LOW
- Receive operation is modified as follows:

On the receive side, when the squelch circuit determines that invalid data is present on the TP inputs, the receiver is idle. During idle, RX\_CLK follows TX\_CLK, RXD[3:0] is held LOW, and CRS and RX\_DV are deasserted. When a start of packet is detected on the TP receive inputs, CRS is asserted and the clock recovery process starts on the incoming TP input data. After the receive clock is recovered from the data, the RX\_CLK is switched over to the recovered clock and the data valid signal RX\_DV is asserted on a falling edge of RX\_CLK. Once RX\_DV is asserted, valid data is clocked out on RXD[3:0] on the falling edge of RX\_CLK. The RXD[3:0] data has the same packet structure as the TXD[3:0] data and is formatted on RXD[3:0] as specified in IEEE 802.3 and shown in Figure 2.3. When the end of packet is detected, CRS and RX\_DV are deasserted. CRS and RX\_DV also stay deasserted as long as the device is in the Link Fail State.

#### 2.3.2.2 FBI Interface

The Five Bit Interface (also referred to as FBI) is a five-bit wide interface that is produced when the 4B5B encoder/decoder is bypassed. The FBI

is primarily used for repeaters or Ethernet controllers that have integrated encoder/decoders.

The FBI is identical to the MII except

- the FBI data path is five bits wide, not nibble wide like the MII
- The TX\_ER pin is reconfigured to be the fifth transmit data bit (TXD4)
- the RX\_ER pin is reconfigured to be the fifth receive data bit (RXD4)
- CRS is asserted as long as the device is in the Link Pass State
- COL is not valid
- RX DV is not valid
- the TX\_EN pin is ignored

There is no FBI operation in the 10 Mbits/s mode.

#### 2.3.2.3 Selection of MII or FBI

**FBI Selection** – The FBI is automatically enabled when the 4B5B encoder/decoder is bypassed. Bypassing the encoder/decoder passes the 5B symbols between the receiver/transmitter directly to the FBI without any alterations or substitutions. To bypass the 4B5B encoder/decoder, set the Bypass Encoder bit (BYP\_ENC) in the MI serial port Configuration 1 register.

When the FBI is enabled, it may also be desirable to bypass the scrambler/descrambler and disable the internal CRS loopback function. To bypass the scrambler/descrambler, set the Bypass Scrambler bit (BYP\_SCR) in the MI serial port Configuration 1 register. To disable the internal CRS loopback, set the TX\_EN to CRS loopback disable bit (TXEN\_CRS) in the MI serial port Configuration 1 register.

**MII Selection** – To disable the MII (and FBI) inputs and outputs, set the MII\_DIS bit in the MI serial port Control register. When the MII is disabled, the MII and FBI inputs are ignored, and the MII, FBI, and TPI outputs are placed in a high-impedance state. The MII pins affected are

- RX CLK
- RXD[3:0]

- RX DV
- RX ER
- COL

If the MI address lines, MDA[4:0]n, are pulled HIGH during reset or powerup, the L80223 powers up and resets with the MII and FBI disabled. Otherwise, the L80223 powers up and resets with the MII and FBI enabled.

In addition, when the R/J\_CFG bit in the MI serial port Configuration 1 register is LOW, the RX\_EN/JAMn pin is configured for RX\_EN operation. If the RX\_EN pin is LOW in this situation, the MII controller interface outputs are placed in the high-impedance state.

#### 2.3.3 Encoder

This section describes the 4B5B encoder, which is used in 100 Mbits/s operation. It also describes the Manchester Encoder, used in 10BASE-T operation.

#### 2.3.3.1 4B5B Encoder (100 Mbits/s)

100BASE-TX operation requires that the data be 4B5B encoded. The 4B5B Encoder block shown in Figure 2.1 converts the four-bit data nibbles into five-bit data words. The mapping of the 4B nibbles to 5B codewords is specified in IEEE 802.3 and is shown in Table 2.4.

The 4B5B encoder takes 4B (four-bit) nibbles from the Transmit MAC block, converts them into 5B (five-bit) words according to Table 2.4, and sends the 5B words to the scrambler. The 4B5B encoder also substitutes the first eight bits of the preamble with the Start of Stream Delimiter (SSD) (/J/K/ symbols) and adds an End of Stream Delimiter (ESD) (/T/R/ symbols) to the end of each packet, as defined in IEEE 802.3 and shown in Figure 2.2. The 4B5B encoder also fills the period between packets (idle period), with a continuous stream of idle symbols, as shown in Figure 2.2.

### 2.3.3.2 Manchester Encoder (10 Mbits/s)

The Manchester Encoder shown in Figure 2.1 is used for 10 Mbits/s operation. It combines clock and non-return to zero inverted (NRZI) data

such that the first half of the data bit contains the complement of the data, and the second half of the data bit contains the true data, as specified in IEEE 802.3. This process guarantees that a transition always occurs in the middle of the bit cell. The Manchester encoder on the device converts the 10 Mbits/s NRZI data from the Ethernet controller interface into a single data stream for the TP transmitter and adds a start of idle pulse (SOI) at the end of the packet as specified in IEEE 802.3 and shown in Figure 2.2. The Manchester encoding process is only done on actual packet data; during the idle period between packets, no signal is transmitted except for periodic link pulses.

#### 2.3.3.3 Encoder Bypass

Setting the Bypass Encoder/Decoder bit (BYP\_ENC) in the MI serial port Configuration 1 register bypasses the 4B5B encoder. When this bit is set, 5B code words are passed directly from the controller interface to the scrambler without any of the alterations described in Section 2.3.3.1, "4B5B Encoder (100 Mbits/s)," page 2-14. Setting the bit automatically places the device in the FBI mode as described in the subsection entitled "FBI Selection" on page 2-13.

#### 2.3.4 Decoder

This section describes the 4B5B decoder, used in 100 Mbits/s operation, which converts 5B encoded data to 4B nibbles. It also describes the Manchester Decoder, used in 10BASE-T operation.

#### 2.3.4.1 4B5B Decoder (100 Mbits/s)

Because the TP input data is 4B5B encoded on the transmit side, the 4B5B decoder must decode it on the receive side. The mapping of the 5B codewords to the 4B nibbles is specified in IEEE 802.3. The 4B5B decoder takes the 5B codewords from the descrambler, converts them into 4B nibbles according to Table 2.4, and sends the 4B nibbles to the receive Ethernet controller.

The 4B5B decoder also strips off the SSD delimiter (/J/K/ symbols), and replaces it with two 4B Data 5 nibbles (/5/ symbol). It also strips off the ESD delimiter (/T/R/ symbols), and replaces it with two 4B Data 0 nibbles (/l/ symbol), per IEEE 802.3 specifications (see Figure 2.2).

The 4B5B decoder detects SSD, ESE, and codeword errors in the incoming data stream as specified in IEEE 802.3. To indicate these errors, the device asserts the RX\_ER output as well as the SSD, ESE, and CWRD bits in the MI serial port Status Output register while the errors are being transmitted across RXD[3:0].

#### 2.3.4.2 Manchester Decoder (10 Mbits/s)

In Manchester coded data, the first half of the data bit contains the complement of the data, and the second half of the data bit contains the true data. The Manchester Decoder converts the single data stream from the TP receiver into non-return to zero (NRZ) data for the controller interface. To do this, it decodes the data and strips off the SOI pulse. Because the Clock and Data Recovery block has already separated the clock and data from the TP receiver, that block inherently performs the the Manchester decoding.

#### 2.3.4.3 Decoder Bypass

Setting the Bypass Encoder/Decoder bit (BYP\_ENC) in the MI serial port Configuration 1 register bypasses the 4B5B decoder. When this bit is set, 5B code words are passed directly to the controller interface from the descrambler without any of the alterations described in Section 2.3.4, "Decoder," page 2-15. Additionally, the CRS pin is continuously asserted whenever the device is in the Link Pass state. Setting the bit automatically places the device in the FBI mode as described in the subsection entitled "FBI Selection" on page 2-13.

#### 2.3.5 Scrambler

100BASE-TX transmission requires scrambling to reduce the radiated emissions on the twisted pair. The scrambler takes the NRZI encoded data from the 4B5B encoder, scrambles it per the IEEE 802.3 specifications, and sends it to the TP transmitter. A scrambler is not used for 10 Mbits/s operation.

#### 2.3.5.1 Scrambler Bypass

Setting the Bypass Encoder/Decoder bit (BYP\_SCR) in the MI serial port Configuration 1 register bypasses the scrambler. When this bit is set, 5B

data bypasses the scrambler and goes directly to the 100BASE-TX transmitter.

#### 2.3.6 Descrambler

The descrambler block shown in Figure 2.1 is used in 100BASE-TX operation. The device descrambler takes the scrambled NRZI data from the data recovery block, descrambles it according to IEEE 802.3 specifications, aligns the data on the correct 5B word boundaries, and sends it to the 4B5B decoder.

The algorithm for synchronization of the descrambler is the same as the algorithm outlined in the IEEE 802.3 specification.

After the descrambler is synchronized, it maintains synchronization as long as enough descrambled idle pattern ones are detected within a given interval. To stay in synchronization, the descrambler needs to detect at least 25 consecutive descrambled idle pattern ones in a 1 ms interval. If 25 consecutive descrambled idle pattern ones are not detected within the 1 ms interval, the descrambler goes out of synchronization and restarts the synchronization process.

If the descrambler is in the unsynchronized state, the descrambler Loss of Synchronization Detect bit (LOSS\_SYNC) is set in the MI serial port Status Output register. The bit stays set until the descrambler achieves synchronization.

The descrambler is disabled for 10BASE-T operation.

#### 2.3.6.1 Descrambler Bypass

Setting the Bypass Encoder/Decoder bit (BYP\_SCR) in the MI serial port Configuration 1 register bypasses the descrambler. When this bit is set, 5B data bypasses the descrambler and goes directly from the 100BASE-T receiver to the 4B5B decoder.

#### 2.3.7 Twisted-Pair Transmitters

This section describes the operation of the 10 and 100 Mbits/s TP transmitters.

#### 2.3.7.1 100 Mbits/s TP Transmitter

The TP transmitter consists of an MLT3 encoder, waveform generator, and line driver.

The MLT3 encoder converts the NRZI data from the scrambler into a three-level code required by IEEE 802.3. MLT3 coding uses three levels, converting ones to transitions between the three levels, and zeros to no transitions or changes in level.

The purpose of the waveform generator is to shape the transmit output pulse. The waveform generator takes the MLT3 three level encoded waveform and uses an array of switched current sources to control the shape of the twisted-pair output signal. The waveform generator consists of switched current sources, a clock generator, filter, and logic. The switched current sources control the rise and fall time as well as signal level to meet IEEE 802.3 requirements. The output of the switched current sources goes through a second order low-pass filter that "smooths" the current output and removes any high-frequency components. In this way, the waveform generator preshapes the output waveform transmitted onto the twisted-pair cable such that the waveform meets the pulse template requirements outlined in IEEE 802.3. The waveform generator eliminates the need for any external filters on the TP transmit output.

The line driver converts the shaped and smoothed waveform to a current output that can drive greater than 100 meters of category 5 unshielded twisted-pair cable or 150-ohm shielded twisted-pair cable.

#### 2.3.7.2 10 Mbits/s TP Transmitter

Even though the 10 Mbits/s transmitter operation is much different than that of 100 Mbits/s, it also consists of a waveform generator and line driver (see Figure 2.1).

The waveform generator, which consists of a ROM, DAC, clock generator, and filter, shapes the output transmit pulse. The DAC generates a stair-stepped representation of the desired output waveform. The stairstepped DAC output then is passed through a low-pass filter to "smooth" the DAC output and remove any high-frequency components. The DAC values are determined from the data at the ROM addresses. The data is chosen to shape the pulse to the desired template. The clock

generator clocks the data into the DAC at high speed. In this way, the waveform generator preshapes the output waveform to be transmitted onto the twisted-pair cable to meet the pulse template requirements outlined in IEEE 802.3 Clause 14 and shown in Figure 2.4 and Table 2.5. The waveshaper replaces and eliminates external filters on the TP transmit output.

The line driver converts the shaped and smoothed waveform to a current output that can drive greater than 100 meters of category 3/4/5 100-ohm unshielded twisted-pair cable or 150-ohm shielded twisted-pair cable without any external filters.

During the idle period, no output signals are transmitted on the TP outputs except for link pulses.

Voltage (V) Ν В 1.0 8.0 0.6 0.4 0.2 0.0 -- 0.2 - 0.4 - 0.6 - 0.8 · G - 1.0 Т 0 10 20 30 40 50 60 70 80 90 100 110 Time (ns)

Figure 2.4 TP Output Voltage Template

Table 2.5 TP Output Voltage (10 Mbits/s)

| Reference | Time (ns) Internal MAU | Voltage (V) |
|-----------|------------------------|-------------|
| А         | 0                      | 0           |
| В         | 15                     | 1.0         |
| С         | 15                     | 0.4         |
| D         | 25                     | 0.55        |
| E         | 32                     | 0.45        |
| F         | 42                     | 0           |
| G         | 57                     | -1.0        |
| Н         | 48                     | 0.7         |
| I         | 67                     | 0.6         |
| J         | 92                     | 0           |
| K         | 74                     | -0.55       |
| L         | 73                     | -0.55       |
| М         | 58                     | 0           |
| N         | 85                     | 1.0         |
| 0         | 100                    | 0.4         |
| Р         | 110                    | 0.75        |
| Q         | 111                    | 0.15        |
| R         | 108                    | 0           |
| S         | 111                    | -0.15       |
| Т         | 110                    | -1.0        |
| U         | 100                    | -0.3        |
| V         | 110                    | -0.7        |
| W         | 90                     | -0.7        |

#### 2.3.7.3 Transmit Level Adjust

The transmit output current level is derived from an internal reference voltage and the external resistor on the REXT pin. The transmit level can be adjusted with either

- the external resistor on the REXT pin, or
- the four Transmit Level Adjust bits (TLVL[3:0]) in the MI serial port Configuration 1 register as shown in Table 2.6. The adjustment range is approximately -14% to +16% in 2% steps.

Table 2.6 Transmit Level Adjust

| TLVL[3:0] Bits | Gain |
|----------------|------|
| 0000           | 1.16 |
| 0001           | 1.14 |
| 0010           | 1.12 |
| 0011           | 1.10 |
| 0100           | 1.08 |
| 0101           | 1.06 |
| 0110           | 1.04 |
| 0111           | 1.02 |
| 1000           | 1.00 |
| 1001           | 0.98 |
| 1010           | 0.96 |
| 1011           | 0.94 |
| 1100           | 0.92 |
| 1101           | 0.90 |
| 1110           | 0.88 |
| 1111           | 0.86 |

#### 2.3.7.4 Transmit Rise and Fall Time Adjust

The transmit output rise and fall time can be adjusted with the two Transmit Rise/Fall time adjust bits (TRF[1:0]) in the MI serial port Configuration 1 register. The adjustment range is -0.25 ns to +0.5 ns in 0.25 ns steps.

#### 2.3.7.5 STP (150 Ohm) Cable Mode

The transmitter can be configured to drive 150 ohm shielded twisted-pair cable. To enable this configuration, set the Cable Type Select bit (CABLE) in the MI serial port Configuration 1 register. When STP mode is enabled, the output current is automatically adjusted to comply with IEEE 802.3 levels.

#### 2.3.7.6 Transmit Activity Indication

Appropriately setting the programmable LED Output Select bits in the MI serial port LED Configuration 2 register programs transmit activity to appear on some of the PLED[5:0]n pins. When one or more of the PLED[5:0]n pins is programmed to be an activity or transmit activity detect output, that pin is asserted LOW for 100 ms every time a transmit packet occurs. The PLED[5:0]n outputs are open-drain with resistor pullup and can drive an LED from  $V_{DD}$  or can drive other digital inputs. See Section 2.3.14, "LED Drivers," page 2-35 for more detailed information on the LED outputs.

#### 2.3.7.7 Transmit Disable

Setting the Transmit Disable bit (XMT\_DIS) in the MI serial port Configuration 1 register disables the TP transmitter. When the bit is set, the TP transmitter is forced into the idle state, no data is transmitted, no link pulses are transmitted, and internal loopback is disabled.

#### 2.3.7.8 Transmit Powerdown

Setting the Transmit Powerdown bit (XMT\_PDN) in the MI serial port Configuration 1 register powers down the TP transmitter. When the bit is set, the TP transmitter is powered down, the TP transmit outputs are high impedance, and the rest of the L80223 operates normally.

#### 2.3.8 Twisted-Pair Receivers

The device is capable of operating at either 10- or 100-Mbits/s. This section describes the twisted-pair receivers and squelch operation for both modes of operation.

#### 2.3.8.1 100 Mbits/s TP Receiver

The TP receiver detects input signals from the twisted-pair input and converts them to a digital data bit stream ready for clock and data recovery. The receiver can reliably detect 100BASE-TX compliant transmitter data that has been passed through 0 to 100 meters of 100-ohm category 5 UTP or 150-ohm STP cable.

The 100 Mbits/s receiver consists of an adaptive equalizer, baseline wander correction circuit, comparators, and an MLT3 decoder. The TP inputs first go to an adaptive equalizer. The adaptive equalizer compensates for the low-pass characteristics of the cable and can adapt and compensate for 0 to 100 meters of category 5, 100-ohm or 150-ohm STP cable. The baseline wander correction circuit restores the DC component of the input waveform that the external transformers have removed. The comparators convert the equalized signal back to digital levels and qualify the data with the squelch circuit. The MLT3 decoder takes the three-level MLT3 encoded output data from the comparators and converts it to normal digital data to be used for clock and data recovery.

#### 2.3.8.2 10 Mbits/s TP Receiver

The 10 Mbits/s receiver detects input signals from the twisted-pair cable that are within the template shown in Figure 2.5. The TP inputs are biased by internal resistors and go through a low-pass filter designed to eliminate any high-frequency input noise. The output of the receive filter goes to two different types of comparators: squelch and zero crossing. The squelch comparator determines whether the signal is valid, and the zero crossing comparator senses the actual data transitions after the signal is determined to be valid. The output of the squelch comparator goes to the squelch circuit and is also used for link pulse detection, SOI detection, and reverse polarity detection. The output of the zero-crossing comparator is used for clock and data recovery in the Manchester decoder.



Figure 2.5 TP Input Voltage Template (10 Mbits/s)

#### 2.3.8.3 Squelch (100 Mbits/s)

The Squelch block determines if the TP input contains valid data. The 100 Mbits/s TP squelch is one of the criteria used to determine link integrity. The squelch comparators compare the TP inputs against fixed positive and negative thresholds called squelch levels. The output from the squelch comparator goes to a digital squelch circuit, which determines whether the receive input data on that port is valid. If the data is invalid, the receiver is in the squelched state. If the input voltage exceeds the squelch levels at least four times with alternating polarity within a 10  $\mu$ s interval, the squelch circuit determines that the data is valid and the receiver enters into the unsquelch state.

In the unsquelch state, the receive threshold level is reduced by approximately 30% for noise immunity reasons and is called the unsquelch level. When the receiver is in the unsquelch state, the input signal is considered valid.

The device stays in the unsquelch state until loss of data is detected. Loss of data is detected if no alternating polarity unsquelch transitions are detected during any 10  $\mu$ s interval. When a loss of data is detected, the receive squelch is turned on again.

#### 2.3.8.4 Squelch (10 Mbits/s)

The TP squelch algorithm for 10 Mbits/s mode is identical to the 100 Mbits/s mode, except

- the 10 Mbits/s TP squelch algorithm is not used for link integrity, but to sense the beginning of a packet
- the receiver goes into the unsquelch state if the input voltage exceeds the squelch levels for three bit times with alternating polarity within a 50 to 250 ns interval
- the receiver goes into the squelch state when SOI is detected
- unsquelch detection has no effect on link integrity (link pulses are used in 10 Mbits/s mode for that purpose)
- start of packet is determined when the receiver goes into the unsquelch state and CRS is asserted
- the receiver meets the squelch requirements defined in IEEE 802.3 Clause 14.

#### 2.3.8.5 Equalizer Disable

Setting the Equalizer Disable bit (EQLZR) in the MI serial port Configuration 1 register disables the adaptive equalizer. When disabled, the equalizer is forced into the response it would normally have if zero cable length was detected.

#### 2.3.8.6 Receive Level Adjust

Setting the Receive Level Adjust bit (RLV0) in the MI serial port Configuration 1 register lowers the receiver squelch and unsquelch levels by 4.5 dB. Setting this bit may allow the device to support longer cable lengths.

#### 2.3.8.7 Receive Activity Indication

Appropriately setting the programmable LED output select bits in the MI serial port LED Configuration 2 register programs receive activity to appear on some of the PLED[5:0]n pins. When one or more of the PLED[5:0]n pins is programmed to be a receive activity or activity detect output, that pin is asserted LOW for 100 ms every time a receive packet occurs. The PLED[5:0]n outputs are open-drain with resistor pullup and can drive an LED from V<sub>DD</sub> or can drive another digital input. See Section 2.3.14, "LED Drivers," page 2-35 for more detailed information on the LED outputs.

#### 2.3.9 FX Transmitter and Receiver

The FX transmitter and receiver implement the 100BASE-FX function defined in IEEE 802.3. 100BASE-FX is intended for transmission and reception of data over fiber and is specified to operate at 100 Mbits/s. Thus, the FX transmitter and receiver in the device only operate when the device is placed in 100 Mbits/s mode.

#### 2.3.9.1 Transmitter

The FX transmitter converts data from the 4B5B encoder into binary NRZI data and outputs the data onto the FXO+/– pins. The output driver is a differential current source that is able to drive a 100-ohm load to ECL levels. The FXO+/– pins can directly drive an external fiber optic transceiver. The FX transmitter meets all the requirements defined in IEEE 802.3.

The FX transmit output current level is derived from an internal reference voltage and the external resistor on the REXT pin. The FX transmit level can be adjusted with this resistor or it can also be adjusted with the two FX Transmit Level Adjust bits (FXLVL[1:0]) in the MI serial port Mask register as shown in Table 2.7.

Table 2.7 FX Transmit Level Adjust

| FXLVL[1:0] Bits | Gain |
|-----------------|------|
| 11              | 1.30 |
| 10              | 1.15 |
| 01              | 0.85 |
| 00              | 1.00 |

#### 2.3.9.2 Receiver

#### The FX receiver

- converts the differential ECL inputs on the FXI+/- pins to a digital bit stream
- validates the data on FXI+/– with the SD/FXDISn input pin
- enables or disables the FX interface with the SD/FXDISn pin.

The FX receiver meets all requirements defined in IEEE 802.3.

The input to the FXI+/- pins can be directly driven from a fiber optic transceiver and first goes to a comparator. The comparator compares the input waveform against the internal ECL threshold levels to produce a low jitter serial bit stream with internal logic levels. The data from the comparator output is then passed to the clock and data recovery block, provided that the signal detect input, SD/FXDISn, is asserted.

**Signal Detect** – The FX receiver has a signal detect input pin, SD/FXDISn, which indicates whether the incoming data on FXI+/– is valid or not. The SD/FXDISn input can be driven directly from an external fiber optic transceiver and meets all requirements defined in the IEEE 802.3 specifications.

The SD/FXDISn input goes directly to a comparator. The comparator compares the input waveform against the internal ECL threshold level to produce a digital signal with internal logic levels. The output of the signal detect comparator then goes to the link integrity and squelch blocks. If the SD/FXDISn input is asserted, the device is placed in the Link Pass state and the input data on FXI+/– is determined to be valid. If the

SD/FXDISn input is deasserted, the device is placed in the Link Fail state and the input data on FXI+/– is determined to be invalid.

The SD THR pin adjusts the ECL trip point of the SD/FXDISn input. When the SD THR pin is tied to a voltage between GND and GND + 0.45V, the trip point of the SD/FXDISn ECL input buffer is internally set to VDD – 1.3 V. When the SD THR pin is set to a voltage greater than GND + 0.85 V, the trip point of the SD/FXDISn ECL input buffer is set to the voltage that is applied to the SD\_THR pin. The trip level for the SD/FXDISn input buffer must be set to VDD – 1.3 V. Having external control of the SD/FXDISn buffer trip level with the SD THR pin allows this trip level to be referenced to an external supply, which facilitates connection to an external fiber optic transceiver. If the device is to be connected to a 3.3V external fiber optic transceiver, SD THR must be tied to GND. If the device is to be connected to a 5 V external fiber optic transceiver, SD THR must be tied to VDD - 1.3 V, which can be accomplished with an external resistor divider. Refer to the Appendix A, Application Information for more details on connections to external fiber optic transceivers.

#### 2.3.9.3 FX Disable

The FX interface is disabled if the SD/FXDISn pin is connected to GND; otherwise, the FX interface is enabled. Disabling the FX interface automatically enables the TP interface. Conversely, enabling the TP interface disables the FX interface.

#### 2.3.10 Clock and Data Recovery

This section describes clock and data recovery methods implemented in the device for both the 100 Mbits/s and 10 Mbits/s modes.

#### 2.3.10.1 100 Mbits/s Clock and Data Recovery

Clock recovery is accomplished with a phase-locked-loop (PLL). If valid data is not present on the receive inputs, the PLL is locked to the 25 MHz TX\_CLK signal. If the device is in the Link Pass state, the PLL input is switched to the incoming data on the receive inputs when the squelch circuit detects valid data on the receive TP input. The PLL then locks on to the transitions in the incoming signal to recover the clock. The recovered data clock is then used to generate the 25 MHz nibble clock, RX\_CLK, which clocks data into the controller interface section.

The recovered clock extracted by the PLL latches in data from the TP receiver to perform data recovery. The data is then converted from a single bit stream into nibble-wide data words according to the format shown in Figure 2.3

#### 2.3.10.2 10 Mbits/s Clock and Data Recovery

The clock recovery process for 10 Mbits/s mode is identical to the 100 Mbits/s mode except

- the recovered clock frequency is a 2.5 MHz nibble clock
- the PLL is switched from TX\_CLK to the TP input when the squelch indicates valid data
- the PLL takes up to 12 transitions (bit times) to lock onto the
  preamble, so some of the preamble data symbols are lost. However,
  the clock recovery block recovers enough preamble symbols to pass
  at least six nibbles of preamble to the receive controller interface as
  shown in Figure 2.3.

The data recovery process for 10 Mbits/s mode is identical to that of the 100 Mbits/s mode. As mentioned in the Manchester Decoder section, the data recovery process inherently performs decoding of Manchester encoded data from the TP inputs.

### 2.3.11 Link Integrity and AutoNegotiation

The device can be configured to implement either the standard link integrity algorithms or the AutoNegotiation algorithm.

The standard link integrity algorithms are used solely to establish a link to and from a remote device. The AutoNegotiation algorithm is used to establish a link to and from a remote device *and* automatically configure the device for 10 or 100 Mbits/s and Half- or Full-Duplex operation. The different standard link integrity algorithms for 10 and 100 Mbits/s modes are described in following subsections.

The AutoNegotiation algorithm in the device meets all requirements specified in IEEE 802.3.

AutoNegotiation is only specified for 100BASE-TX and 10BASE-T operation and must be disabled when the device is placed in 100BASE-FX mode.

#### 2.3.11.1 10BASE-T Link Integrity Algorithm (10 Mbits/s)

The device implements the same 10BASE-T link integrity algorithm defined in IEEE 802.3. This algorithm uses normal link pulses (NLPs), which are transmitted during idle periods, to determine if a device has successfully established a link with a remote device (called Link Pass state). The transmit link pulse meets the template requirements defined in IEEE 802.3 and shown in Figure 2.6. Refer to IEEE 802.3 for more details if needed.



Figure 2.6 Link Pulse Output Voltage Template (10 Mbits/s)

#### 2.3.11.2 100BASE-TX Link Integrity Algorithm (100 Mbits/s)

Because the IEEE 802.3 specification defines 100BASE-TX to have an active idle signal, there is no need to have separate link pulses such as those defined for 10BASE-T. The L80223 uses the squelch criteria and descrambler synchronization algorithm on the input data to determine if the device has successfully established a link with a remote device (called Link Pass state). Refer to IEEE 802.3 for more details if needed.

### 2.3.11.3 AutoNegotiation Algorithm

As stated previously, the AutoNegotiation algorithm is used for two purposes:

- to establish a link to and from a remote device
- to automatically configure the device for either 10 or 100 Mbits/s operation and either Half- or Full-Duplex operation.

The AutoNegotiation algorithm is the same algorithm defined in IEEE 802.3 Clause 28. AutoNegotiation uses a burst of link pulses, called fast link pulses (FLPs), to pass up to 16 bits of signaling data back and forth between the L80223 and a remote device. The transmit FLP pulses meet the template specified in IEEE 802.3 and shown in Figure 2.6. A timing diagram contrasting NLPs and FLPs is shown in Figure 2.7.

Normal Link Pulse (NLP)

TPO

Fast Link Pulse (FLP)

TPO

O

O

O

O

O

Clock Clock

Figure 2.7 NLP vs FLP Link Pulse

Any of the following events initiates the AutoNegotiation algorithm:

- Power up
- Device reset
- AutoNegotiation Enable (ANEG\_EN) bit in the MI serial port Control register for that port is cleared, then set
- AutoNegotiation Reset (ANEG\_RST) bit in the MI serial port Control register is set
- The channel enters the Link Fail state

Once a negotiation has been initiated, the device first determines if the remote device has AutoNegotiation capability. If the remote device is not AutoNegotiation capable and is just transmitting either 10BASE-T or

100BASE-TX signals, the device senses it and places itself in the same mode as the remote device.

If the device detects FLPs from the remote device, the remote device is determined to have AutoNegotiation capability, and the device then uses the contents of the MI serial port AutoNegotiation Advertisement register for that port to advertise its capabilities to the remote device.

The remote device does the same, and the capabilities read back from the remote device are stored in the MI serial port AutoNegotiation Remote End Capability register. The L80223 negotiation algorithm then matches its capabilities to the remote device's capabilities and determines the device configuration according to the priority resolution algorithm defined in IEEE 802.3 Clause 28.

When the negotiation process is completed, the L80223 then configures itself for either 10 or 100 Mbits/s mode and either Full- or Half-Duplex modes (depending on the outcome of the negotiation process), and it switches to either the 100BASE-TX or 10BASE-T link integrity algorithms (depending on which mode was enabled through AutoNegotiation). Refer to IEEE 802.3 Clause 28 for more details.

#### 2.3.11.4 AutoNegotiation Outcome Indication

The outcome or result of the AutoNegotiation process is stored in the 10/100 Speed Detect (SPD\_DET) and Duplex Detect (DPLX\_DET) bits in the MI serial port Status Output register.

#### 2.3.11.5 AutoNegotiation Status

To monitor the status of the AutoNegotiation process, read the AutoNegotiation Acknowledgement (ANEG\_ACK) bit in the MI serial port Status register. The ANEG\_ACK bit is 1 when an AutoNegotiation has been initiated and successfully completed.

#### 2.3.11.6 AutoNegotiation Enable

To enable the AutoNegotiation algorithm, set the AutoNegotiation Enable bit (ANEG\_EN) in the MI serial port Control register, or assert the ANEG pin. To disable the AutoNegotiation algorithm, clear the ANEG\_EN bit, or deassert the ANEG pin.

When the AutoNegotiation algorithm is enabled, the device halts all transmissions including link pulses for 1200 to 1500 ms, enters the Link Fail State, and restarts the negotiation process. When the AutoNegotiation algorithm is disabled, the selection of 100 Mbits/s or 10 Mbits/s mode is determined with the SPEED bit in the MI serial port Control register, and the selection of Half- or Full-Duplex mode determined from the state of the DPLX bit in the MI serial port Control register.

#### 2.3.11.7 AutoNegotiation Reset

Appropriately setting the AutoNegotiation Reset (ANEG\_RST) bit in the MI serial port Control register can initiate or reset the AutoNegotiation algorithm at any time.

#### 2.3.12 Link Indication

Receive link detect activity can be monitored through the Link Detect bit (LINK) in the MI serial port Status register and the Link Fail Detect bit (LNK\_FAIL) in the Status Output register. Link detect activity can also be programmed to appear on the PLED3n or PLED0n pins. To do this, appropriately set the Programmable LED Output Select bits in the MI serial port Configuration 2 register as shown in Table 2.9. When either the PLED3n or PLED0n pins are programmed to be a link detect output, they are asserted LOW whenever the device is in the Link Pass State.

The PLED3 output is an open-drain pin with pullup resistor and can drive an LED from  $V_{DD}$ . The PLED0 output has both pullup and pulldown driver transistors in addition to a weak pullup resistor, so it can drive an LED from either  $V_{DD}$  or GND. Both the PLED3n and PLED0n outputs can also drive another digital input. Refer to Section 2.3.14, "LED Drivers," page 2-35 for a description on how to program the PLED[3:0]n pins and their default values.

#### 2.3.13 Collision

Collisions occur whenever transmit and receive operations occur simultaneously while the device is in Half-Duplex mode.

#### 2.3.13.1 100 Mbits/s

In 100 Mbits/s operation, a collision occurs and is sensed whenever there is simultaneous transmission (packet transmission on TPO+/-) and reception (non-idle symbols detected at the TPI+/- input). When a collision is detected, the COL output is asserted, TP data continues to be transmitted on the twisted-pair outputs, TP data continues to be received on the twisted-pair inputs, and internal CRS loopback is disabled. After a collision is in process, CRS is asserted and stays asserted until the receive and transmit packets that caused the collision are terminated.

The collision function is disabled if the device is in the Full-Duplex mode, is in the Link Fail state, or if the device is in the diagnostic loopback mode.

#### 2.3.13.2 10 Mbits/s

A collision in the 10 Mbits/s mode is identical to one the 100 Mbits/s mode except:

- The 10 Mbits/s squelch criteria determines reception
- The RXD[3:0] outputs are all forced LOW
- The collision signal (COL) is asserted when the SQE test is performed
- The collision signal (COL) is asserted when the jabber condition has been detected.

#### 2.3.13.3 Collision Test

To test the Controller Interface collision signal (COL), set the COLTST bit in the MI serial port Control register. When this bit is set, TX\_EN is looped back onto COL and the TP outputs are disabled.

#### 2.3.13.4 Collision Indication

Collisions are indicated through the COL pin, which is asserted HIGH every time a collision occurs. The device can also be programmed to indicate collisions on the PLED2n output.

In the MI serial port Configuration 2 register, set the LED function select bits (LED\_DEF\_[1:0]) so that collision activity is indicated at the PLED2n output. Set the PLED2\_[1:0] bits in the same register to 0b11 (normal). With these settings, an LED connected to the PLED2n pin will reflect collision activity.

When the PLED2n pin is programmed to be a collision detect output, it is asserted LOW for 100 ms every time a collision occurs. The PLED2n output is open drain with a pullup resistor and can drive an LED from  $V_{DD}$  or can drive another digital input.

See Section 2.3.14, "LED Drivers," page 2-35 for more details on how to program the LED output pins to indicate various conditions.

#### 2.3.14 LED Drivers

The PLED[5:2]n outputs are open-drain with a pullup resistor and can drive LEDs tied to  $V_{DD}$ . The PLED[1:0]n outputs have both pullup and pulldown driver transistors with a pullup resistor, so the PLED[1:0]n outputs can drive LEDs tied to either  $V_{DD}$  or GND.

The PLED[5:0]n outputs can be programmed through the MI serial port Configuration 2 register for the following functions:

- Normal Function
- On
- Off
- Blink

The PLED[5:0]n outputs are programmed with the LED output select bits (PLED\_[1:0]) and the LED Normal Function select bits (LED\_DEF[1:0]) in the MI serial port Configuration register.

#### 2.3.14.1 LED Output Select Bits

There are four sets of output select bits in MI serial port Configuration register, one set for each LED output pin:

- PLED3 [1:0] control the PLED3n output
- PLED2\_[1:0] control the PLED2n output
- PLED1\_[1:0] control the PLED1n output

PLED0\_[1:0] control the PLED0n output

The PLEDx\_[1:0] bits program the outputs to operate in the following modes:

- Normal operation (see Section 2.3.14.2, "LED Normal Function Select Bits")
- Blink
- Steady On (PLED[3:0]n pin LOW)
- Steady Off (PLED[3:0]n pin HIGH)

Table 2.8 shows the encoding of the output select bits.

Table 2.8 PLED\_[1:0] Output Select Bit Encoding

| PLED_[1] | PLED_[0] | LED State | LED Pin                                                                   |
|----------|----------|-----------|---------------------------------------------------------------------------|
| 1        | 1        | Normal    | LED pin reflects the functions selected with the LED_DEF[1:0] bits        |
| 1        | 0        | LED Blink | LED output driver continuously toggles at a rate of 100 ms on, 100 ms off |
| 0        | 1        | LED On    | LED output driver is LOW                                                  |
| 0        | 0        | LED Off   | LED output driver is HIGH                                                 |

#### 2.3.14.2 LED Normal Function Select Bits

When the PLED[5:0]n pins are programmed for their normal functions (PLED\_[1:0] = 0b11), the pin output states indicate four specific types of events. The LED Normal Function select bits (LED\_DEF[1:0]) in the MI serial port Configuration register determine the states of the pins, as indicated in Table 2.9 and Table 2.10.

Table 2.9 LED Normal Function Definition

| LED_DEF[1:0]      | PLED5n  | PLED4n  | PLED3n     | PLED2n | PLED1n | PLED0n |
|-------------------|---------|---------|------------|--------|--------|--------|
| 0b11              | RCV ACT | XMT ACT | LINK       | COL    | FDX    | 10/100 |
| 0b10              | RCV ACT | XMT ACT | LINK       | ACT    | FDX    | 10/100 |
| 0b01              | RCV ACT | XMT ACT | LINK + ACT | COL    | FDX    | 10/100 |
| 0b00 <sup>1</sup> | RCV ACT | XMT ACT | LINK 100   | ACT    | FDX    | LINK10 |

<sup>1.</sup> The L80223 powers up with the LED\_DEF[1:0] bits set to the default value of 0b00.

The default Normal Functions for PLED[5:0]n are Receive Activity, Transmit Activity, Link 100, Activity, Full Duplex, and Link 10, respectively.

Table 2.10 LED Event Definition

| Symbol   | Definition                                                                                                                                    |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| RCV ACT  | Receive activity occurred; stretch pulse to 100 ms                                                                                            |
| XMT ACT  | Transmit activity occurred; stretch pulse to 100 ms                                                                                           |
| LINK     | 100 or 10 Mbits/s link detected                                                                                                               |
| LINK+ACT | 100 or 10 Mbits/s link detected or activity occurred; stretch pulse to 100 ms (link detect causes LED to be on; activity causes LED to blink) |
| ACT      | Activity occurred; stretch pulse to 100 ms                                                                                                    |
| LINK100  | 100 Mbit/s link detected                                                                                                                      |
| COL      | Collision occurred; stretch pulse to 100 ms                                                                                                   |
| FDX      | Full-Duplex mode enabled                                                                                                                      |
| 10/100   | 10 Mbits/s mode enabled (HIGH), or 100 Mbits/s mode enabled (LOW)                                                                             |
| LINK10   | 10 Mbits/s link detected                                                                                                                      |

#### 2.4 Start of Packet

This section describes start of packet operation for both the 100 Mbits/s and 10 Mbits/s modes.

#### 2.4.1 100 Mbits/s

A unique Start of Stream Delimiter (SSD) indicates the start of packet for 100 Mbits/s mode. The SSD pattern consists of two /J/K/ 5B symbols inserted at the beginning of the packet in place of the first two preamble symbols, as defined in IEEE 802.3 Clause 24 and shown in Table 2.1 and Figure 2.2.

The 4B5B encoder generates the transmit SSD and inserts the /J/K/ symbols at the beginning of the transmit data packet in place of the first two 5B symbols of the preamble, as shown in Figure 2.2.

The 4B5B decoder detects the receive pattern. To do this, the decoder examines groups of 10 consecutive code bits (two 5B words) from the descrambler. Between packets, the receiver detects the idle pattern (5B /I/ symbols). When in the idle state, the device deasserts the CRS and RX\_DV pins.

If the receiver is in the idle state and 10 consecutive code bits from the receiver consist of the /J/K/ symbols, the start of packet is detected, data reception begins, and /5/5/ symbols are substituted in place of the /J/K/ symbols.

If the receiver is in the idle state and 10 consecutive code bits from the receiver are a pattern that is neither /l/l/ nor /J/K/ symbols, but contain at least two noncontiguous zeros, activity is detected but the start of packet is considered to be faulty and a False Carrier Indication (also referred to as bad SSD) is signaled to the controller interface.

When False Carrier is detected, CRS is asserted, RX\_ER is asserted, RX\_DV remains deasserted, the RXD[3:0] output state is 0b1110 while RX\_ER is asserted, and the Start of Stream Error bit (SSD) is set in the MI serial port Status Output register. Once a False Carrier Event is detected, the idle pattern (two /I/I/ symbols) must be detected before any new SSDs can be sensed.

If the receiver is in the idle state and 10 consecutive code bits from the receiver consist of a pattern that is neither /I/I/ nor /J/K/ symbols but does not contain at least two noncontiguous zeros, the data is ignored and the receiver stays in the idle state.

#### 2.4.2 10 Mbits/s

Because the idle period in 10 Mbits/s mode is defined to be when there is no valid data on the TP inputs, the start of packet for 10 Mbits/s mode is detected when the TP squelch circuit detects valid data. When the start of packet is detected, CRS is asserted as described in Section 2.3.2, "Controller Interface," page 2-9. See Section 2.3.8.4, "Squelch (10 Mbits/s)," page 2-25 for details on the squelch algorithm.

#### 2.5 End of Packet

This section describes end of packet operation for both the 100 Mbits/s and 10 Mbits/s modes.

#### 2.5.1 100 Mbits/s

The End of Stream Delimiter (ESD) indicates the end of packet for 100 Mbits/s mode. The ESD pattern consists of two /T/R/ 4B5B symbols inserted after the end of the packet, as defined in IEEE 802.3 Clause 24 and shown in Table 2.4 and Figure 2.2.

The 4B5B encoder generates the transmit ESD and inserts the /T/R/ symbols after the end of the transmit data packet, as shown in Figure 2.2.

The 4B5B decoder detects the ESD pattern when there are groups of 10 consecutive code bits (two 5B words) from the descrambler during valid packet reception.

If the 10 consecutive code bits from the receiver during valid packet reception consist of the /T/R/ symbols, the end of packet is detected, data reception is terminated, the CRS and RX\_DV pins are asserted, and /I/I/ symbols are substituted in place of the /T/R/ symbols.

If the 10 consecutive code bits from the receiver during valid packet reception do not consist of /T/R/ symbols, but instead consist of /I/I/

symbols, the packet is considered to have been terminated prematurely and abnormally, and the end of packet condition is signalled to the controller interface.

When the premature end of packet condition is detected, the RX\_ER signal is asserted for the nibble associated with the first /I/ symbol detected, then the CRS and RX DV pins are deasserted.

The device also sets End of Stream Error bit (ESE) in the MI serial port Status Output register to indicate the premature end of packet condition.

#### 2.5.2 10 Mbits/s

The end of packet for 10 Mbits/s mode is indicated with the Start of Idle (SOI) pulse. The SOI pulse is a positive double wide pulse containing a Manchester code violation inserted at the end of every packet.

The TP transmitter generates the transmit SOI pulse and inserts it at the end of the data packet after TX\_EN has been deasserted. The transmit waveshaper shapes the transmitted SOI output pulse at the TP output to meet the pulse template requirements specified in IEEE 802.3 Clause 14 and shown in Figure 2.8.

Figure 2.8 SOI Output Voltage Template (10 Mbits/s)



The TP receiver senses missing data transitions in order to detect the receive SOI pulse. Once the SOI pulse is detected, data reception is ended and the CRS and RX DV pins are deasserted.

# 2.6 Full/Half Duplex Mode

Half-Duplex mode is the CSMA/CD operation defined in IEEE 802.3. It allows transmission or reception, but not both at the same time. Full-Duplex operation is a mode that allows simultaneous transmission and reception. Full duplex in the 10 Mbits/s mode is identical to operation in the 100 Mbits/s mode.

The device can be forced into either the Full- or Half-Duplex mode, or the device can use AutoNegotiation to autoselect Full/Half-Duplex operation. When the device is placed in Full-Duplex mode

- the collision function is disabled, and
- TX\_EN to CRS loopback is disabled.

#### 2.6.1 Forcing Full-/Half-Duplex Operation

To independently force a channel into either the Full- or Half-Duplex mode, set the Duplex Mode Select (DPLX) bit in the MI serial port Control register, or assert the DPLX pin, assuming that AutoNegotiation is not enabled with the ANEG\_EN bit in the MI serial port Control register.

The device automatically configures itself for Full- or Half-Duplex mode. To do this, the device uses the AutoNegotiation algorithm to advertise and detect Full- and Half-Duplex capabilities to and from a remote device. To enable AutoNegotiation, set the AutoNegotiation Enable (ANEG\_EN) bit in the MI serial port Control register or assert the ANEG pin.

To select the advertised Full-/Half-Duplex capability, appropriately set the bits in the MI serial port AutoNegotiation Advertisement register. AutoNegotiation functionality is described in more detail in Section 2.3.11, "Link Integrity and AutoNegotiation".

#### 2.6.2 Full-/Half-Duplex Indication

Full-Duplex detection can be monitored through the Duplex Detect bit (DPLX\_DET) in the MI serial port Status Output register.

The device can also be programmed such that the Full-Duplex indication appears on the PLED1n pin. To do this, appropriately set the Programmable LED Output Select bits in the MI serial port Configuration 2 register as described in Table 2.9. When the PLED1n pin is programmed to be a Full-Duplex detect output, it is asserted LOW when the device is configured for Full-Duplex operation. The PLED1 output has both pullup and pulldown driver transistors and a weak pullup resistor, so it can drive an LED from either  $V_{DD}$  or GND and can also drive a digital input.

#### 2.6.3 Loopback

#### 2.6.3.1 Internal CRS Loopback

TX\_EN is internally looped back onto CRS during every transmit packet. This internal CRS loopback is disabled during collision, in Full-Duplex mode, in the Link Fail State, and when the Transmit Disable bit (XMT\_DIS) is set in the MI serial port Configuration 1 register. In 10 Mbits/s mode, internal CRS loopback is also disabled when jabber is detected.

#### 2.6.3.2 Diagnostic Loopback

Setting the loopback bit (LPBK) in the MI serial port Control register selects the diagnostic loopback mode. When diagnostic loopback is enabled, the TXD[3:0] data is looped back onto RXD[3:0], TX\_EN is looped back onto CRS, RX\_DV operates normally, the TP receive and transmit paths are disabled, the transmit link pulses are halted, and the Half/Full Duplex modes do not change. Diagnostic loopback cannot be enabled when in the FBI mode (see Section 2.3.2.2, "FBI Interface," page 2-12).

### 2.7 Repeater Mode

The L80223 uses the standard MII as the physical interface for MII-based repeater cores.

The L80223 has one predefined repeater mode. To enable this mode, assert the RPTR pin. When this repeater mode is enabled with the RPTR pin

- TX\_EN to CRS loopback is disabled
- AutoNegotiation is disabled
- 100 Mbits/s operation is enabled
- Half-Duplex operation is enabled

Note: Enabling the repeater mode with the RPTR pin is only one of many possible repeater modes available on the device. Other repeater modes are available when appropriate register bits are set to enable or disable the desired functions for a given repeater mode type.

For additional information, see Section A.14, "Repeater Applications," page A-21.

#### 2.8 10/100 Mbits/s Selection

The device can be forced into either the 10 or 100 Mbits/s mode, or it can use AutoNegotiation to autoselect 10 or 100 Mbits/s operation.

#### 2.8.1 Forcing 10/100 Mbits/s Operation

To independently force each channel into either the 10 Mbits/s or 100 Mbits/s mode

- clear the ANEG\_EN bit in the MI serial port Control register, and
- appropriately set the Speed Select (SPEED) bit in the MI serial port Control register.

Repeater Mode 2-43

Alternatively, if the ANEG pin is LOW, the SPEED pin controls the speed. Asserting the SPEED pin HIGH forces 100 Mbits/s operation and deasserting it LOW forces 10 Mbits/s operation.

#### 2.8.2 Autoselecting 10/100 Mbits/s Operation

The device can automatically configure itself for 10 or 100 Mbits/s mode. To do this, it uses the AutoNegotiation algorithm to advertise and detect 10 and 100 Mbits/s capabilities to and from a remote device. Setting the AutoNegotiation Enable (ANEG\_EN) bit in the MI serial port Control register enables AutoNegotiation. Appropriately setting the bits in the MI serial port AutoNegotiation Advertisement register selects the advertised speed capability. AutoNegotiation functionality is described in more detail in Section 2.3.11, "Link Integrity and AutoNegotiation".

#### 2.8.3 10/100 Mbits/s Indication

The device can be programmed such that the operation speed (10 or 100 Mbits/s) appears on the PLED0n pin. To do this, appropriately set the Programmable LED Output Select bits in the MI serial port Configuration 2 register as described in Table 2.9. When the PLED0n pin is programmed to be speed detect output, it is asserted LOW when the device is configured for 100 Mbit/s operation. The PLED0n output has both pullup and pulldown driver transistors and a weak pullup resistor, so it can drive an LED from either  $V_{DD}$  or GND and can also drive a digital input.

#### 2.9 Jabber

A jabber condition occurs in 10 Mbits/s mode when the transmit packet exceeds a predetermined length. When jabber is detected, the TP transmit outputs are forced to the idle state, a collision is asserted, the JAB register bit is set in the MI serial port Status register, and the JAB bit is set in the MI serial port Status Output register.

To disable the jabber function, set the Jabber Disable bit (JAB\_DIS) in the MI serial port Configuration 2 register

The jabber function is disabled in the 100 Mbits/s mode.

#### 2.10 Automatic Jam

This section describes automatic JAM operation for both 100 and 10 Mbits/s operation.

#### 2.10.1 100 Mbits/s JAM

The L80223 has an automatic JAM feature that causes the device to automatically transmit a JAM packet if receive activity is detected. If automatic JAM is enabled, the following JAM packet is transmitted on TPO when the RX\_EN/JAMn pin is asserted LOW and receive activity is detected on the TP inputs (expressed in 5B code words):

This automatic JAM feature is enabled when the RX\_EN/JAM pin is programmed to be a JAM input. To configure the RX\_EN/JAMn pin as a JAMn input, set the R/J\_CFG bit in the MI serial port Configuration 2 register.

#### 2.10.2 10 Mbits/s JAM

The JAM feature for the 10 Mbits/s mode is identical to that of the 100 Mbits/s mode except that the JAM packet transmitted on TPO consists of the standard 62-bit preamble (alternating 1s and 0s) followed with the SFD pattern (0b11), which is then followed with 32 bits of alternating 1s and 0s.

#### 2.11 Reset

The device is reset when

- 1. V<sub>DD</sub> is applied to the device, or
- 2. the reset bit (RST) is set in the MI serial port Control register, or
- 3. the RESETn pin is asserted (LOW).

When reset occurs because of (1) or (2), an internal power-on reset pulse is generated that resets all internal circuits, forces the MI serial port bits to their default values, and latches in new values for the MI address.

Automatic Jam 2-45

After the power-on reset pulse has finished, the reset bit (RST) in the MI serial port Control register is cleared and the device is ready for normal operation.

When reset is initiated because of (3), the same procedure occurs except the device stays in the reset state as long as the RESETn pin is held LOW. The RESETn pin has an internal pullup to  $V_{DD}$ . The device is guaranteed to be ready for normal operation 50 ms after the reset sequence is initiated.

#### 2.12 Powerdown

To power down the L80223, set the Powerdown bit (PDN) in the MI serial port Control register. In power-down mode, the TP outputs are in a high-impedance state, all functions are disabled except the MI serial port, and the power consumption is reduced to a minimum. The device is guaranteed to be ready for normal operation 500 ms after the PDN bit is cleared.

# 2.13 Receive Polarity Correction

In 10 Mbits/s mode, the polarity of the signal on the TP receive input is continuously monitored.

A start of idle (SOI) pulse is sent at the end of transmission in order to signal to a receiver that transmission has ended and the idle period has started. The SOI pulse is a positive pulse. When the SOI pulse is detected, it indicates that receive data is no longer valid and causes the device to turn on the receive squelch mechanism. Link pulses are transmitted occasionally during the idle period.

When the device is powered up, it is assumed that the polarity is correct and no polarity correction occurs. After that, receive polarity is continuously monitored by checking the polarity of the SOI pulses (they are always expected to be positive pulses). If three consecutive SOI pulses indicate incorrect polarity on the TP receive input, the polarity is internally determined to be incorrect. In this case, the Reverse Polarity Detect bit (RPOL) is set in the MI serial port Status Output register.

The device automatically corrects for the reverse polarity condition, provided the autopolarity feature is not disabled. To disable autopolarity, set the Autopolarity Disable bit (APOL\_DIS) in the MI serial port Configuration 2 register.

No polarity detection or correction is needed in the 100 Mbits/s mode.

# **Chapter 3 Signal Descriptions**

This chapter describes the device signals. It contains the following sections:

- Section 3.1, "Media Interface Signals"
- Section 3.2, "Controller Interface Signals (MII)"
- Section 3.3, "Management Interface"
- Section 3.4, "Miscellaneous Signals"
- Section 3.5, "LEDs"
- Section 3.6, "Power Supply"

Figure 3.1 is a logic diagram for the device.

Figure 3.1 Device Logic Diagram



### 3.1 Media Interface Signals

#### REXT Transmit Current Set

An external resistor connected between the REXT pin and GND sets the output current for the TP and FX transmit outputs.

SD/FXDISn I

#### FX Signal Detect Input/FX Interface Disable

When this pin is not tied to GND, the FX interface is enabled and this pin becomes an ECL signal detect input. The voltage on SD\_THR determines the trip point for this ECL input.

When this pin is tied to GND, the FX interface is disabled and the TP interface is enabled.

#### SD\_THR Signal Detect Input Threshold Level Set

The voltage on this pin determines the ECL threshold level (trip point) for the SD input pin so that the device can directly interface to both 3.3 V and 5 V fiber optic transceivers. Typically, this pin is either tied to GND (for 3.3 V operation) or to an external voltage divider (for 5 V operation).

# TPO+/FXI- Twisted-Pair Transmit Output (Positive), or Fiber Optic Receive Input (Negative)

The TPO+/FXI- pin is shared for the twisted-pair and fiber optic signals. It functions as the positive signal in the twisted-pair output or the negative signal in the fiber optic input.

# TPO-/FXI+ Twisted-Pair Transmit Output (Negative), or Fiber Optic Receive Input (Positive)

The TPO-/FXI+ pin is shared for the twisted-pair and fiber optic signals. It functions as the negative signal in the twisted-pair output or the positive signal in the fiber optic input.

# TPI+/FXO- Twisted-Pair Receive Input (Positive), or Fiber Optic Transmit Output (Negative)

The TPI+/FXO- pin is shared for the twisted-pair and fiber optic signals. It functions as the positive signal in the twisted-pair input or the negative signal in the fiber optic

# TPI-/FXO+ Twisted-Pair Receive Input (Negative), or Fiber Optic Output (Positive)

The TPI-/FXO+ pin is shared for the twisted-pair and fiber optic signals. It functions as the negative signal in the twisted-pair input or the positive signal in the fiber optic output.

# 3.2 Controller Interface Signals (MII)

#### CRS Carrier Sense Output

output.

The CRS output is asserted HIGH when valid data is detected on the receive TP inputs. CRS is clocked out on the falling edge of RX CLK.

1/0

1/0

1/0

I/O

#### OSCIN **Clock Oscillator Input**

There must be either a 25 MHz crystal between this pin and GND or a 25 MHz clock applied to this pin. TX CLK output is generated from this input.

#### RX CLK **Receive Clock Output**

0 Receive data on RXD, RX DV, and RX ER is clocked out to an external controller on the falling edge of RX\_CLK.

#### RXD[3:0] Receive Data Output

RXD[3:0] contain receive nibble data from the TP input, and they are clocked out on the falling edge of RX CLK.

0

#### RX DV **Receive Data Valid Output**

RX DV is asserted HIGH when valid decoded data is present on the RXD outputs. RX DV is clocked out on the falling edge of RX CLK.

#### RX EN/JAMn Receive Enable Input

The function of this pin is configured through the R/J Configuration Select bit (R/J CFG) in the MI serial port Configuration 1 register. When R/J CFG is set, the pin is configured as JAMn; when it is cleared, the pin functions as RX EN

RX\_EN function: when RX\_EN is HIGH, all of the receive outputs (RX CLK, RXD[3:0], RX DV, RX ER, COL) are enabled. When RX EN is LOW, the outputs are in a high-impedance state.

JAMn function: when JAMn is HIGH, a JAM packet is transmitted when receive activity is detected. When JAMn is LOW, no JAM packet is transmitted.

#### RX\_ER/RXD4 Receive Error Output/Fifth Receive Data Output

The RX\_ER/RXD4 output is asserted HIGH when a coding error or other specified errors are detected on the receive twisted-pair inputs. The signal is clocked out on the falling edge of RX\_CLK.

If the device is placed in the Bypass 4B5B Decoder mode (the BYP ENC bit is set in the MI serial port Configuration 1 register), this pin is reconfigured to be the fifth RXD receive data output, RXD4.

#### TX CLK **Transmit Clock Output**

Transmit data from the controller on TXD, TX EN, and TX ER is clocked in on the rising edge of TX CLK and OSCIN.

#### TXD[3:0] **Transmit Data Input**

I

TXD[3:0] contain input nibble data to be transmitted on the TP outputs, and they are clocked in on the rising edge of TX CLK and OSCIN when TX EN is asserted.

#### TX EN Transmit Enable Input

TX EN must be asserted HIGH to indicate that data on TXD and TX ER is valid. TX ER is clocked in on the rising edge of TX CLK and OSCIN.

#### TX ER/TXD4 Transmit Error Input/Fifth Transmit Data Input

The TXER pin, when asserted, causes a special pattern to be transmitted on the twisted-pair outputs in place of normal data, and it is clocked in on the rising edge of TX CLK when TX EN is asserted.

If the device is placed in the Bypass 4B5B Encoder mode (the BYP ENC bit is set in the MI serial port Configuration 1 register), this pin is reconfigured to be the fifth TXD transmit data input, TXD4.

# 3.3 Management Interface

#### **MDC** MI Clock

The MDC clock shifts serial data for the internal registers into and out of the MDIO pin on its rising edge.

#### MDINTn/MDA4n

Management Interface Interrupt Output/ Management Interface Address Input Pullup O.D. I/O

This pin is an interrupt output and is asserted LOW whenever there is a change in certain MI serial port register bits. The pin is deasserted after all changed bits have been read out.

During powerup or reset, this pin is high impedance and the state of the pin is latched in as the physical device address MDA4 for the MI serial port.

MDIO MI Data I/O

This bidirectional pin contains serial data for the internal registers. The data on this pin is clocked in and out of the device on the rising edge of MDC.

### 3.4 Miscellaneous Signals

#### ANEG AutoNegotiation Input

- 1

This pin control AutoNegotiation operation.

| Pin  | Meaning                                                                                                                                                                                                        |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HIGH | AutoNegotiation is on. AutoNegotiation Enable is controlled from the ANEG_EN bit, 10/100 Mbits/s operation is controlled from the SPEED bit, and Half-/Full- Duplex operation is controlled from the DPLX bit. |
| LOW  | AutoNegotiation is off.<br>10/100 Mbits/s operation is controlled from the<br>SPEED pin and Half-/Full-Duplex operation is<br>controlled from the DPLX pin.                                                    |

#### COL Collision Output

0

COL is asserted HIGH when a collision between transmit and receive data is detected.

#### DPLX Full/Half Duplex Select Input

ı

When the ANEG pin is LOW, the DPLX pin selects Half-/Full-Duplex operation.

| Pin  | Meaning               |
|------|-----------------------|
| HIGH | Full-Duplex operation |
| LOW  | Half-Duplex operation |

When the ANEG pin is HIGH, the DPLX pin is ignored and the Half-/Full-Duplex operation is controlled from the Duplex Mode Select bit (DPLX) in the MI serial port Control register or the AutoNegotiation outcome.

#### NC No Connect

13 of the pins are not connected.

| RESETn | Hardwa   | re Reset Input Pullu                                                      | рI |
|--------|----------|---------------------------------------------------------------------------|----|
|        | Pin      | Meaning                                                                   |    |
|        | HIGH     | Normal                                                                    |    |
|        | LOW      | Device is in a reset state.                                               |    |
| RPTR   | •        | er Mode Enable Input TR pin controls the device repeater operation.       | I  |
|        | Pin      | Meaning                                                                   |    |
|        | HIGH     | Repeater mode enabled                                                     |    |
|        | LOW      | Normal operation                                                          |    |
| SPEED  | When the | Select Input ne ANEG pin is LOW, the SPEED pin selects Mbits/s operation. | I  |
|        | Pin      | Meaning                                                                   |    |
|        | HIGH     | 100 Mbits/s operation                                                     | _  |

10 Mbits/s operation

LOW

When the ANEG pin is HIGH, this pin is ignored and the speed is determined from the Speed Select bit (SPEED) in the MI serial port Control register or the AutoNegotiation outcome.

## **3.5 LEDs**

# PLED5n Receive LED Output Pullup O.D. O This pin functions as a Receive Activity Detect output. The pin can drive an LED from V<sub>DD</sub>.

| Pin  | Function                                      |
|------|-----------------------------------------------|
| HIGH | No receive activity                           |
| LOW  | Receive packet occurred (held LOW for 100 ms) |

#### PLED4n Transmit LED Output Pullup O.D.

This pin functions as a Transmit Activity Detect output. The pin can drive an LED from V<sub>DD</sub>.

| Pin  | Function                                       |
|------|------------------------------------------------|
| HIGH | No transmit activity                           |
| LOW  | Transmit packet occurred (held LOW for 100 ms) |

#### PLED3n/MDA3n

## Programmable LED Output/MI Address Bit Pullup O.D. I/O

The default function of this pin is 100 Mbits/s Link Detect output. This pin can also be programmed through the MI serial port to indicate other events or be user controlled. This pin can drive an LED from  $V_{DD}$ .

When programmed as a 100 Mbits/s Link Detect Output (default):

| Pin  | Function                  |
|------|---------------------------|
| HIGH | No Link Detect            |
| LOW  | 100 Mbits/s Link Detected |

During powerup or reset, this pin is high-impedance and the level on this pin is latched in as the physical device address MDA3n for the MI serial port.

#### PLED2n/MDA2n

#### Programmable LED Output/MI Address Bit Pullup O.D. I/O

The default function of this pin is Activity Detect output. This pin can also be programmed through the MI serial port to indicate other events or be user controlled. This pin can drive an LED from  $V_{DD}$ .

When programmed as an Activity Detect Output (default):

| Pin  | Function                                                  |
|------|-----------------------------------------------------------|
| HIGH | No Activity                                               |
| LOW  | Transmit or receive packet occurred (held LOW for 100 ms) |

During powerup or reset, this pin is high-impedance and the level on this pin is latched in as the physical device address MDA2n for the MI serial port.

#### PLED1n/MDA1n

## Programmable LED Output/MI Address Bit Pullup O.D. I/O

The default function of this pin is Full Duplex Detect output. This pin can also be programmed through the MI serial port to indicate other events or be user controlled. This pin can drive an LED from both  $V_{DD}$  and GND.

When programmed as Full Duplex Detect Output (default):

| Pin  | Function    |
|------|-------------|
| HIGH | Half-Duplex |
| LOW  | Full-Duplex |

During powerup or reset, this pin is high-impedance and the level on this pin is latched in as the physical address device address MDA1n for the MI serial port.

#### PLED0n/MDA0n

#### Programmable LED Output/MI Address Bit Pullup O.D. I/O

The default function of this pin is 10 Mbits/s Link Detect output. This pin can also be programmed through the MI serial port to indicate other events or be user controlled. This pin can drive an LED from both  $V_{\rm DD}$  and GND.

When programmed as 10 Mbits/s Link Detect Output (default):

| Pin  | Function                 |
|------|--------------------------|
| HIGH | No Detect                |
| LOW  | 10 Mbits/s Link Detected |

During powerup or reset, this pin is high-impedance and the value on this pin is latched in as the address MDA0n for the MI serial port.

## 3.6 Power Supply

GND Ground

There are six ground pins. They must be connected to ground (0 Volts).

## $V_{\rm DD}$ Positive Supply

There are six  $V_{DD}$  pins. They must be connected to  $3.3 \pm 5\%$  Volts.

# Chapter 4 Registers

This chapter contains a description of the registers accessed over the management interface (MI) serial interface. It contains the following sections:

- Section 4.1, "Bit Types"
- Section 4.2, "MI Serial Port Register Summary"
- Section 4.3, "Registers"

For further information about the operation of the MI serial interface, see Chapter 5, "Management Interface.".

## 4.1 Bit Types

Because the serial port is bidirectional (capable of both read and write operations), there are many types of bits. The following bit type definitions are summarized in Table 4.1:

- Write bits (W) are inputs during a write cycle and are high impedance during a read cycle
- Read bits (R) are outputs during a read cycle and high impedance during a write cycle
- Read/Write bits (R/W) are actually write bits that can be read out during a read cycle
- R/WSC bits are R/W bits that are self-clearing after a set period of time or after a specific event has completed
- R/LL bits are read bits that latch themselves when they go LOW, and they stay LOW until read. After they are read, they are reset HIGH.
- R/LH bits are the same as R/LL bits, except that they latch HIGH.

• R/LT are read bits that latch themselves whenever they make a transition or change value, and they stay latched until they are read. After R/LT bits are read, they are updated to their current value.

Table 4.1 MI Register Bit Type Definition

|        |                             | Definition                |                                                                                                |  |  |  |
|--------|-----------------------------|---------------------------|------------------------------------------------------------------------------------------------|--|--|--|
| Symbol | Name                        | Write Cycle               | Read Cycle                                                                                     |  |  |  |
| W      | Write                       | Input                     | No operation, Hi-Z                                                                             |  |  |  |
| R      | Read                        | No operation, Hi-Z Output |                                                                                                |  |  |  |
| R/W    | Read/Write                  | Input                     | Output                                                                                         |  |  |  |
| R/WSC  | Read/Write, Self-Clearing   | Input                     | Output (clears itself after the operation completes)                                           |  |  |  |
| R/LL   | Read/Latching LOW           | No operation, Hi-Z        | Output When the bit goes LOW, it is latched. When the bit is read, it is updated.              |  |  |  |
| R/LH   | Read/Latching HIGH          | No operation, Hi-Z        | Output When the bit goes HIGH, it is latched. When the bit Is read, it is updated.             |  |  |  |
| R/LT   | Read/Latching on transition | No operation, Hi-Z        | Output When the bit transitions, the bit is latched. When the bit is read, the bit is updated. |  |  |  |

## 4.2 MI Serial Port Register Summary

The following tables summarize the device registers accessible through the MI serial port.

#### Control Register (Register 0)

| 15     | 14       | 13    | 12      | 11  | 10      | 9        | 8    |
|--------|----------|-------|---------|-----|---------|----------|------|
| RST    | LPBK     | SPEED | ANEG_EN | PDN | MII_DIS | ANEG_RST | DPLX |
| 7      | 6        |       |         |     |         |          | 0    |
| COLTST | Reserved |       |         |     |         |          |      |

### Status Register (Register 1)

| 15       | 14       | 13       | 12      | 11       | 10   |          | 8     |
|----------|----------|----------|---------|----------|------|----------|-------|
| CAP_T4   | CAP_TXF  | CAP_TXH  | CAP_TF  | CAP_TH   |      | Reserved |       |
| 7        | 6        | 5        | 4       | 3        | 2    | 1        | 0     |
| Reserved | CAP_SUPR | ANEG_ACK | REM_FLT | CAP_ANEG | LINK | JAB      | EXREG |

### PHY ID #1 Register (Register 2)

| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| OUI3  | OUI4  | OUI5  | OUI6  | OUI7  | OUI8  | OUI9  | OUI10 |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| OUI11 | OUI12 | OUI13 | OUI14 | OUI15 | OUI16 | OUI17 | OUI18 |

## PHY ID #2 Register (Register 3)

|   | 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
|---|-------|-------|-------|-------|-------|-------|-------|-------|
|   | OUI19 | OUI20 | OUI21 | OUI22 | OUI23 | OUI24 | PART5 | PART4 |
| _ | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|   | PART3 | PART2 | PART1 | PART0 | REV3  | REV2  | REV1  | REV0  |

## AutoNegotiation Advertisement Register (Register 4)

| 15     | 14     | 13     | 12 | 10       | 9  | 8      |
|--------|--------|--------|----|----------|----|--------|
| NP     | ACK    | RF     |    | Reserved | T4 | TX_FDX |
| 7      | 6      | 5      | 4  |          | 1  | 0      |
| TX_HDX | 10_FDX | 10_HDX |    | Reserved |    | CSMA   |

## **AutoNegotiation Remote End Capability Register (Register 5)**

| 15     | 14     | 13     | 12 | 10       | 9  | 8      |
|--------|--------|--------|----|----------|----|--------|
| NP     | ACK    | RF     |    | Reserved | T4 | TX_FDX |
| 7      | 6      | 5      | 4  |          | 1  | 0      |
| TX_HDX | 10_FDX | 10_HDX |    | Reserved |    | CSMA   |

## **Configuration 1 Register (Register 16)**

| 15       | 14      | 13      | 12       | 11      | 10      | 9         | 8     |
|----------|---------|---------|----------|---------|---------|-----------|-------|
| LINK_DIS | XMT_DIS | XMT_PDN | TXEN_CRS | BYP_ENC | BYP_SCR | UNSCR_DIS | EQLZR |
| 7        | 6       | 5       |          |         | 2       | 1         | 0     |
| CABLE    | RLVL0   |         | TLVL     | TRF     | [1:0]   |           |       |

## Configuration 2 Register (Register 17)

| _ | 15       | 14       | 13       | 12      | 11      | 10       | 9       | 8       |
|---|----------|----------|----------|---------|---------|----------|---------|---------|
|   | PLED3_1  | PLED3_0  | PLED2_1  | PLED2_0 | PLED1_1 | PLED1_0  | PLED0_1 | PLED0_0 |
|   | 7        | 6        | 5        | 4       | 3       | 2        | 1       | 0       |
|   | LED_DEF1 | LED_DEF0 | APOL_DIS | JAB_DIS | MREG    | INT_MDIO | R/J_CFG | 0       |

## **Status Output Register (Register 18)**

| 15      | 14        | 13        | 12   | 11  | 10  | 9    | 8   |  |
|---------|-----------|-----------|------|-----|-----|------|-----|--|
| INT     | LINK_FAIL | LOSS_SYNC | CWRD | SSD | ESE | RPOL | JAB |  |
| 7       | 6         | 5         |      |     |     |      | 0   |  |
| SPD_DET | DPLX_DET  | Reserved  |      |     |     |      |     |  |

## Mask Register (Register 19)

| 15               | 14                | 13                 | 12         | 11       | 10       | 9         | 8        |  |
|------------------|-------------------|--------------------|------------|----------|----------|-----------|----------|--|
| MASK_INT         | MASK_LNK_<br>FAIL | MASK_LOSS<br>_SYNC | MASK_CWRD  | MASK_SSD | MASK_ESE | MASK_RPOL | MASK_JAB |  |
| 7                | 6                 | 5                  | 4          | 3        |          |           | 0        |  |
| MASK_SPD_<br>DET | MASK_DPLX<br>_DET | FXL                | FXLVL[1:0] |          | Reserved |           |          |  |

## Reserved Register (Register 20)

| 15 | 14       | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|----|----------|----|----|----|----|---|---|--|--|--|
|    | Reserved |    |    |    |    |   |   |  |  |  |
| 7  | 7 6 5    |    |    |    |    |   |   |  |  |  |
|    | Reserved |    |    |    |    |   |   |  |  |  |

## 4.3 Registers

This section contains a description of each of the bits in each register.

## 4.3.1 Control Register (Register 0)

The default value for this register is 0x3000.

| 15     | 14       | 13    | 12      | 11  | 10      | 9        | 8    |  |
|--------|----------|-------|---------|-----|---------|----------|------|--|
| RST    | LPBK     | SPEED | ANEG_EN | PDN | MII_DIS | ANEG_RST | DPLX |  |
| 7      | 6        |       |         |     |         |          | 0    |  |
| COLTST | Reserved |       |         |     |         |          |      |  |

| RST   | Rese             | et R/WSC 15                                                                                                                   |
|-------|------------------|-------------------------------------------------------------------------------------------------------------------------------|
|       | Bit              | Meaning                                                                                                                       |
|       | 1                | Reset. The bit is bit self-clearing in less than or equal to 200 µs after reset finishes.                                     |
|       | 0                | Normal (Default)                                                                                                              |
| LPBK  | Loop             | bback Enable R/W 14                                                                                                           |
|       | Bit              | Meaning                                                                                                                       |
|       | 1                | Loopback mode enabled                                                                                                         |
|       | 0                | Normal (Default)                                                                                                              |
| SPEED | Spee             | ed Select R/W 13                                                                                                              |
|       | Bit <sup>1</sup> | Meaning                                                                                                                       |
|       | 1                | 100 Mbit/s (100BASE-TX) (default)                                                                                             |
|       | 0                | 10 Mbit/s (10BASE-T)                                                                                                          |
|       | ar               | ne SPEED bit is effective only when AutoNegotiation is off, and the bit can be overridden with the assertion of the PEED pin. |

### ANEG\_EN AutoNegotiation Enable

R/W 12

| Bit <sup>1</sup> | Meaning                               |
|------------------|---------------------------------------|
| 1                | 1 = AutoNegotiation enabled (default) |
| 0                | 0 = Disabled                          |

<sup>1.</sup> The ANEG\_EN pin can be overridden with the assertion of the ANEG pin.

| PDN      | Power                                                                                                | Down Enable R/                                                                                           | W 11 |  |  |  |  |  |
|----------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|--|--|--|--|--|
|          | Bit                                                                                                  | Meaning                                                                                                  |      |  |  |  |  |  |
|          | 1                                                                                                    | Power down                                                                                               |      |  |  |  |  |  |
|          | 0                                                                                                    | Normal (default)                                                                                         |      |  |  |  |  |  |
| MII_DIS  | MII In                                                                                               | terface Disable R/                                                                                       | W 10 |  |  |  |  |  |
|          | Bit <sup>1</sup>                                                                                     | Meaning                                                                                                  |      |  |  |  |  |  |
|          | 0                                                                                                    | MII interface disable                                                                                    |      |  |  |  |  |  |
|          | 1                                                                                                    | Normal (default)                                                                                         |      |  |  |  |  |  |
|          |                                                                                                      | MDA[3:0]n is not read as 0b1111 at reset time, the _DIS default value is changed to 0.                   |      |  |  |  |  |  |
| ANEG_RST | AutoN                                                                                                | legotiation Reset R/W                                                                                    | SC 9 |  |  |  |  |  |
|          | Bit                                                                                                  | Meaning                                                                                                  |      |  |  |  |  |  |
|          | 1                                                                                                    | Restart AutoNegotiation process. The bit is self-<br>clearing after reset is finished                    |      |  |  |  |  |  |
|          | 0                                                                                                    | Normal (default)                                                                                         |      |  |  |  |  |  |
| DPLX     | Duple                                                                                                | x Mode Select R                                                                                          | /W 8 |  |  |  |  |  |
|          | Bit <sup>1</sup>                                                                                     | Meaning                                                                                                  |      |  |  |  |  |  |
|          | 1                                                                                                    | Full-duplex                                                                                              |      |  |  |  |  |  |
|          | 0                                                                                                    | Half-duplex (default)                                                                                    |      |  |  |  |  |  |
|          |                                                                                                      | s bit is effective only when AutoNegotiation is off, an can be overridden with the assertion of the DPLX |      |  |  |  |  |  |
| COLTST   | Collis                                                                                               | ion Test Enable R                                                                                        | /W 7 |  |  |  |  |  |
|          | Bit                                                                                                  | Meaning                                                                                                  |      |  |  |  |  |  |
|          | 1                                                                                                    | Collision test enabled                                                                                   |      |  |  |  |  |  |
|          | 0                                                                                                    | Normal (default)                                                                                         |      |  |  |  |  |  |
| R        | Reserved These bits are reserved and must remain at the d value of 0x00 for proper device operation. |                                                                                                          |      |  |  |  |  |  |

## 4.3.2 Status Register (Register 1)

The default value of this register is 0x7809.

| 15                                                                                                               | 14       | 13       | 12                                    |                                           | 11            | 10           |                 | 8                       |  |
|------------------------------------------------------------------------------------------------------------------|----------|----------|---------------------------------------|-------------------------------------------|---------------|--------------|-----------------|-------------------------|--|
| CAP_T4                                                                                                           | CAP_TXF  | CAP_TXH  | CAP_T                                 | F                                         | CAP_TH        |              | Reserved        |                         |  |
| 7                                                                                                                | 6        | 5        | 4                                     |                                           | 3             | 2            | 1               | 0                       |  |
| Reserved                                                                                                         | CAP_SUPR | ANEG_ACK | REM_FI                                | LT                                        | CAP_ANEG      | LINK         | JAB             | EXREG                   |  |
|                                                                                                                  | CA       | \P_T4    | 100BA                                 | SE-T                                      | √4 Capable    |              |                 | R 15                    |  |
|                                                                                                                  |          |          | Bit N                                 | Vlean                                     | ning          |              |                 |                         |  |
|                                                                                                                  |          |          | 1 (                                   | Capa                                      | ble of 100B/  | ASE-T4 oper  | ation           |                         |  |
|                                                                                                                  |          |          | 0 1                                   | Not c                                     | apable of 10  | 00BASE-T4    | Operation (de   | fault)                  |  |
|                                                                                                                  | CA       | \P_TXF   | 100BA                                 | SE-T                                      | TX Full Du    | olex Capab   | ole             | R 14                    |  |
|                                                                                                                  |          |          | Bit M                                 | Vlean                                     | ning          |              |                 |                         |  |
|                                                                                                                  |          |          | 1 (                                   | Capa                                      | ble of 100B/  | ASE-TX Full- | Duplex (defa    | ult)                    |  |
|                                                                                                                  |          |          | Not capable of 100BASE-TX Full-Duplex |                                           |               |              |                 |                         |  |
| CAP_TXH 100BASE-TX Half Duplex Capable                                                                           |          |          |                                       |                                           |               |              | R 13            |                         |  |
|                                                                                                                  |          |          | Bit M                                 | Vlean                                     | ning          |              |                 |                         |  |
|                                                                                                                  |          |          | 1 (                                   | Capa                                      | ble of 100B/  | ASE-TX Half  | -Duplex (defa   | ult)                    |  |
|                                                                                                                  |          |          | 0 1                                   | Not c                                     | apable of 10  | 00BASE-TX    | Half-Duplex     |                         |  |
|                                                                                                                  | CA       | \P_TF    | 10BAS                                 | E-T                                       | Full Duple    | x Capable    |                 | R 12                    |  |
|                                                                                                                  |          |          | Bit M                                 | Vlean                                     | ning          |              |                 |                         |  |
|                                                                                                                  |          |          | 1 (                                   | Capa                                      | ble of 10BA   | SE-T Full-Du | ıplex (default) |                         |  |
|                                                                                                                  |          |          | 0 1                                   | Not c                                     | apable of 10  | BASE-T Ful   | I-Duplex        |                         |  |
|                                                                                                                  | CA       | \P_TH    | 10BAS                                 | E-T                                       | Half Duple    | x Capable    |                 | R 11                    |  |
|                                                                                                                  |          |          | Bit I                                 | Mear                                      | ning          |              |                 |                         |  |
|                                                                                                                  |          |          | 1 (                                   | Capable of 10BASE-T Half Duplex (default) |               |              |                 |                         |  |
|                                                                                                                  |          |          | 0 1                                   | Not c                                     | capable of 10 | OBASE-T Ha   | If Duplex       |                         |  |
| R Reserved R [10: These bits are reserved and must remain at the defaul value of 0x0 for proper device operation |          |          |                                       |                                           |               |              |                 | R [10:7]<br>the default |  |

| CAP_SUPR | MI F | Preamble Suppression Capable R                                                                                                           | 8 6 |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------|-----|
|          | Bit  | Meaning                                                                                                                                  |     |
|          | 1    | Capable of accepting MI frames with preamble suppression                                                                                 |     |
|          | 0    | Not capable of accepting MI frames with preamble suppression (default)                                                                   |     |
| ANEG_ACK | Auto | Negotiation Acknowledgment R                                                                                                             | ₹ 5 |
|          | Bit  | Meaning                                                                                                                                  |     |
|          | 1    | AutoNegotiation acknowledgment process complete                                                                                          |     |
|          | 0    | AutoNegotiation not complete (default)                                                                                                   |     |
| REM_FLT  | Rem  | note Fault Detect R/LH                                                                                                                   | 1 4 |
|          | Bit  | Meaning                                                                                                                                  |     |
|          | 1    | Remote fault detect. The REM_FLT bit is set when the Remote Fault (RF) bit is set in the AutoNegotiation Remote End Capability register. | ne  |
|          | 0    | No remote fault (default)                                                                                                                |     |
| CAP_ANEG | Auto | Negotiation Capable R                                                                                                                    | ₹ 3 |
|          | Bit  | Meaning                                                                                                                                  |     |
|          | 1    | Capable of AutoNegotiation (default)                                                                                                     |     |
|          | 0    | Not capable of AutoNegotiation                                                                                                           |     |
| LINK     | Link | Status R/LL                                                                                                                              | _ 2 |
|          | Bit  | Meaning                                                                                                                                  |     |
|          | 1    | Link detected (same as the LNK_FAIL bit inverted). Se<br>Section 4.3.9, "Status Output Register (Register 18),"<br>page 4-20)            | ee  |
|          | 0    | Link not detected (default)                                                                                                              |     |
| JAB      | Jabl | per Detect R/LH                                                                                                                          | 11  |
|          | Bit  | Meaning                                                                                                                                  |     |
|          | 1    | Jabber detected (same as the JAB bit in Section 4.3.9 "Status Output Register (Register 18)," page 4-20)                                 | 9,  |
|          | 0    | Normal (default)                                                                                                                         |     |

| Bit | Meaning                            |
|-----|------------------------------------|
| 1   | Extended registers exist (default) |
| 0   | Extended registers do not exist    |

## 4.3.3 PHY ID 1 Register (Register 2)

| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| OUI3  | OUI4  | OUI5  | OUI6  | OUI7  | OUI8  | OUI9  | OUI10 |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| OUI11 | OUI12 | OUI13 | OUI14 | OUI15 | OUI16 | OUI17 | OUI18 |

## OUI[3:18] Company ID, Bits 3-18

R [15:0]

OUI[3:18] in this register and OUI[19:24] of the PHY ID 2 register make up the LSI OUI, whose default value is 0x00.A07D. The table below shows the default bit positions for the entire OUI field:

| Bit   | Default Value | Hex Value |
|-------|---------------|-----------|
| OIU24 | 0             | 0x7       |
| OIU23 | 1             |           |
| OIU22 | 1             |           |
| OIU21 | 1             |           |
| OIU20 | 1             | 0xD       |
| OIU19 | 1             |           |
| OIU18 | 0             |           |
| OIU17 | 1             |           |
| OIU16 | 1             | 0xA       |
| OIU15 | 0             |           |
| OIU14 | 1             |           |
| OIU13 | 0             |           |
| OIU12 | 0             | 0x0       |
| OIU11 | 0             |           |
| OIU10 | 0             |           |
| OIU9  | 0             |           |
| OIU8  | 0             | 0x0       |
| OIU7  | 0             |           |
| OIU6  | 0             |           |
| OIU5  | 0             |           |
| OIU4  | 0             | 0x0       |
| OUI3  | 0             |           |
|       |               |           |

## 4.3.4 PHY ID 2 Register (Register 3)

| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| OUI19 | OUI20 | OUI21 | OUI22 | OUI23 | OUI24 | PART5 | PART4 |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| PART3 | PART2 | PART1 | PART0 | REV3  | REV2  | REV1  | REV0  |

## OUI[19:24] Company ID, Bits 19–24

R [15:10]

OUI[19:24] in this register and OUI[3:18] of the PHY ID 1 register make up the LSI OUI, whose default value is 0x00.A07D. See the table in the PHY ID 1 description for a description of the entire OUI field.

#### PART[5:0] Manufacturer's Part Number

R [9:4]

The default value for this field is 0x04. The table below shows the default bit positions for the PART[5:0] field:

| Bit     | Default Value | Hex Value |
|---------|---------------|-----------|
| PART[5] | 0             | 0x0       |
| PART[4] | 0             |           |
| PART[3] | 0             | 0x4       |
| PART[2] | 1             |           |
| PART[1] | 0             |           |
| PART[0] | 0             |           |

REV[3:0] Manufacturer's Revision Number

R [3:0]

The default value for this field is 0x0.

## 4.3.5 AutoNegotiation Advertisement Register (Register 4)

The default value for this register is 0x01E1.

| 15     | 14     | 13     | 12 | 10       | 9  | 8      |
|--------|--------|--------|----|----------|----|--------|
| NP     | ACK    | RF     |    | Reserved | T4 | TX_FDX |
| 7      | 6      | 5      | 4  |          | 1  | 0      |
| TX_HDX | 10_FDX | 10_HDX |    | Reserved |    | CSMA   |

| NP     | Next | Page Enable                                                                           | R 15                    |
|--------|------|---------------------------------------------------------------------------------------|-------------------------|
|        | Bit  | Meaning                                                                               |                         |
|        | 1    | Next page <sup>1</sup>                                                                |                         |
|        | 0    | No next page (default)                                                                |                         |
|        | 1. N | ext page is not currently supported                                                   |                         |
| ACK    | Ackı | nowledge                                                                              | R 14                    |
|        | Bit  | Meaning                                                                               |                         |
|        | 1    | Received AutoNegotiation word recognized                                              |                         |
|        | 0    | Not recognized (default)                                                              |                         |
| RF     | Rem  | ote Fault                                                                             | R/W 13                  |
|        | Bit  | Meaning                                                                               |                         |
|        | 1    | AutoNegotiation remote fault detect                                                   |                         |
|        | 0    | No remote fault detect (default)                                                      |                         |
| R      | Thes | erved se bits are reserved and must remain at the of 0b00 for proper device operation | /W[12:10]<br>ne default |
| T4     | 100E | BASE-T4 Capable                                                                       | R/W 9                   |
|        | Bit  | Meaning                                                                               |                         |
|        | 1    | Capable of 100BASE-T4 operation                                                       |                         |
|        | 0    | Not capable (default)                                                                 |                         |
| TX_FDX | 100E | BASE-TX Full Duplex Capable                                                           | R/W 8                   |
|        | Bit  | Meaning                                                                               |                         |
|        | 1    | Capable of 100BASE-TX Full Duplex operati                                             | on (default)            |
|        | 0    | Not capable                                                                           |                         |
| TX_HDX | 100E | BASE-TX Half Duplex Capable                                                           | R/W 7                   |
|        | Bit  | Meaning                                                                               |                         |
|        | 1    | Capable of 100BASE-TX Half-Duplex operati                                             | on (default)            |
|        | 0    | Not capable                                                                           |                         |

| 10_FDX | 10B  | ASE-TX Full Duplex Capable R/W 6                                                                         |
|--------|------|----------------------------------------------------------------------------------------------------------|
|        | Bit  | Meaning                                                                                                  |
|        | 1    | Capable of 10BASE-T Full-Duplex operation (default)                                                      |
|        | 0    | Not capable                                                                                              |
| 10_HDX | 10B  | ASE-TX Half Duplex Capable R/W 5                                                                         |
|        | Bit  | Meaning                                                                                                  |
|        | 1    | Capable of 10BASE-T Half-Duplex operation (default)                                                      |
|        | 0    | Not capable                                                                                              |
| R      | Thes | erved R/W [4:1] se bits are reserved and must remain at the default e of 0x0 for proper device operation |
| CSMA   | CSM  | IA 802.3 Capable R/W 0                                                                                   |
|        | Bit  | Meaning                                                                                                  |
|        | 1    | Capable of 802.3 CSMA <sup>1</sup> operation (default)                                                   |
|        | 0    | Not capable                                                                                              |
|        | 1. C | arrier-Sense, Multiple-Access                                                                            |

## 4.3.6 AutoNegotiation Remote End Capability Register (Register 5)

The default value for this register is 0x0000.

| 15     | 14     | 13     | 12 | 10       | 9  | 8      |
|--------|--------|--------|----|----------|----|--------|
| NP     | ACK    | RF     |    | Reserved | T4 | TX_FDX |
| 7      | 6      | 5      | 4  |          | 1  | 0      |
| TX_HDX | 10_FDX | 10_HDX |    | Reserved |    | CSMA   |

| NP | Next | ext Page Enable        |  |  |
|----|------|------------------------|--|--|
|    | Bit  | Meaning                |  |  |
|    | 1    | Next Page exists       |  |  |
|    | 0    | No Next Page (default) |  |  |

| ACK    | Ack  | nowledge                                                                             | R 14   |
|--------|------|--------------------------------------------------------------------------------------|--------|
|        | Bit  | Meaning                                                                              |        |
|        | 1    | Received AutoNegotiation Word recognized                                             |        |
|        | 0    | Not Recognized (default)                                                             |        |
| RF     | Rem  | note Fault                                                                           | R 13   |
|        | Bit  | Meaning                                                                              |        |
|        | 1    | AutoNegotiation Remote Fault detect                                                  |        |
|        | 0    | No Remote Fault (default)                                                            |        |
| R      | Res  | erved R [                                                                            | 12:10] |
|        |      | se bits are reserved and must remain at the dee of 0b00 for proper device operation. | efault |
| T4     | 1001 | BASE-T4 Capable                                                                      | R 9    |
|        | Bit  | Meaning                                                                              |        |
|        | 1    | Capable of 100BASE-T4 operation                                                      |        |
|        | 0    | Not capable (default)                                                                |        |
| TX_FDX | 1001 | BASE-TX Full Duplex Capable                                                          | R 8    |
|        | Bit  | Meaning                                                                              |        |
|        | 1    | Capable of 100BASE-TX Full Duplex operation                                          |        |
|        | 0    | Not capable (default)                                                                |        |
| TX_HDX | 1001 | BASE-TX Half Duplex Capable                                                          | R 7    |
|        | Bit  | Meaning                                                                              |        |
|        | 1    | Capable of 100BASE-TX Half Duplex operation                                          |        |
|        | 0    | Not capable (default)                                                                |        |
| 10_FDX | 10B  | ASE-TX Full Duplex Capable                                                           | R 6    |
|        | Bit  | Meaning                                                                              |        |
|        | 1    | Capable of 10BASE-T Full Duplex operation                                            |        |
|        | 0    | Not capable (default)                                                                |        |

| 10_HDX | 10BASE-TX Half Duplex Capable                                                                                  |                                              |     |
|--------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----|
|        | Bit                                                                                                            | Meaning                                      |     |
|        | 1                                                                                                              | Capable of 10BASE-T Half Duplex operation    |     |
|        | 0                                                                                                              | Not capable (default)                        |     |
| R      | Reserved R These bits are reserved and must remain at the definition value of 0x0 for proper device operation. |                                              |     |
| CSMA   | CSN                                                                                                            | IA 802.3 Capable                             | R 0 |
|        | Bit                                                                                                            | Meaning                                      |     |
|        | 1                                                                                                              | Capable of 802.3 CSMA <sup>1</sup> Operation |     |
|        | 0                                                                                                              | Not capable (default)                        |     |
|        | 1. C                                                                                                           | arrier-Sense, Multiple-Access                |     |

## 4.3.7 Configuration 1 Register (Register 16)

The default value for this register is 0x0022.

| 15      | 14      | 13      | 12       | 11      | 10      | 9         | 8     |
|---------|---------|---------|----------|---------|---------|-----------|-------|
| LNK_DIS | XMT_DIS | XMT_PDN | TXEN_CRS | BYP_ENC | BYP_SCR | UNSCR_DIS | EQLZR |
| 7       | 6       | 5       | 4        | 3       | 2       | 1         | 0     |
| CABLE   | RLVL0   | TLVL3   | TLVL2    | TLVL1   | TLVL0   | TRF1      | TRF0  |

| LNK_DIS                        | Link               | Link Disable        |                |                |            | R/W 15 |
|--------------------------------|--------------------|---------------------|----------------|----------------|------------|--------|
|                                | Bit                | Mea                 | Meaning        |                |            |        |
| 1 Receive Link Detect function |                    |                     | ect function o | lisable (Force | Link Pass) |        |
|                                | 0                  | Normal (default)    |                |                |            |        |
| XMT_DIS                        | TP 1               | ΓP Transmit Disable |                |                | R/W 14     |        |
| Bit Meaning                    |                    |                     |                |                |            |        |
| 1 TP transmitter disab         |                    |                     | abled          |                |            |        |
|                                | 0 Normal (default) |                     |                |                |            |        |
|                                |                    |                     |                |                |            |        |

| XMT_PDN   | TP  | Transmit Powerdown R/W 13                                                                                     |
|-----------|-----|---------------------------------------------------------------------------------------------------------------|
|           | Bit | Meaning                                                                                                       |
|           | 1   | TP transmitter powered down                                                                                   |
|           | 0   | Normal (default)                                                                                              |
| TXEN_CRS  | TX_ | EN to CRS Loopback Disable R/W 12                                                                             |
|           | Bit | Meaning                                                                                                       |
|           | 1   | TX_EN to CRS loopback disabled                                                                                |
|           | 0   | Loopback enabled (default)                                                                                    |
| BYP_ENC   | Вур | pass Encoder/Decoder Select R/W 11                                                                            |
|           | Bit | Meaning                                                                                                       |
|           | 1   | Bypass 4B/5B Encoder/Decoder                                                                                  |
|           | 0   | Normal (default)                                                                                              |
| BYP_SCR   | Вур | pass Scrambler/Descrambler Select R/W 10                                                                      |
|           | Bit | Meaning                                                                                                       |
|           | 1   | Bypass Scrambler/Descrambler                                                                                  |
|           | 0   | Normal (default)                                                                                              |
| UNSCR_DIS | Uns | crambled Idle Reception Disabled R/W 9                                                                        |
|           | Bit | Meaning                                                                                                       |
|           | 1   | Disable AutoNegotiation with devices that transmit unscrambled idle on powerup and various instances          |
|           | 0   | Enable AutoNegotiation with devices that transmit unscrambled idle on powerup and various instances (default) |
| EQLZR     | Rec | eive Equalizer Select R/W 8                                                                                   |
|           | Bit | Meaning                                                                                                       |
|           | 1   | Receive equalizer disabled (set to zero length)                                                               |
|           | 0   | Receive equalizer on (for 100 Mbits/s mode only) (default)                                                    |
| CABLE     | Cab | ele Type Select R/W 7                                                                                         |
|           | Bit | Meaning                                                                                                       |
|           | 1   | STP (150 Ohm)                                                                                                 |
|           | 0   | UTP (100 Ohm) (default)                                                                                       |
|           |     |                                                                                                               |

#### RLVL0 Receive Input Level Adjust

R/W 6

| Bit | Meaning                                  |
|-----|------------------------------------------|
| 1   | Receive squelch levels reduced by 4.5 dB |
| 0   | Normal (default)                         |

### TLVL[3:0] Transmit Output Level Adjust

R/W [5:2]

The transmit output current level is derived from an internal reference voltage and the external resistor on the REXT pin. The transmit level can be adjusted with either the external resistor on the REXT pin or the four Transmit Level Adjust bits (TLVL[3:0]), as shown. The adjustment range is approximately –14% to +16% in 2% steps.

| Bits             | Gain |
|------------------|------|
| 0b0000           | 1.16 |
| 0b0001           | 1.14 |
| 0b0010           | 1.12 |
| 0b0011           | 1.10 |
| 0b0100           | 1.08 |
| 0b0101           | 1.06 |
| 0b0110           | 1.04 |
| 0b0111           | 1.02 |
| 0b1000 (default) | 1.00 |
| 0b1001           | 0.98 |
| 0b1010           | 0.96 |
| 0b1011           | 0.94 |
| 0b1100           | 0.92 |
| 0b1101           | 0.90 |
| 0b1110           | 0.88 |
| 0b1111           | 0.86 |

### TRF[1:0] Transmit Rise/Fall Time Adjust

R/W [1:0]

| Bits           | Adjustment |
|----------------|------------|
| 0b11           | -0.25 ns   |
| 0b10 (default) | +0.0 ns    |
| 0b01           | +.25 ns    |
| 0b00           | +.50 ns    |

## 4.3.8 Configuration 2 Register (Register 17)

The default value for this register is 0xFF00.

| 15       | 14       | 13       | 12       | 11       | 10       | 9        | 8        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| PLED3_1n | PLED3_0n | PLED2_1n | PLED2_0n | PLED1_1n | PLED1_0n | PLED0_1n | PLED0_0n |
| 7        |          |          | 4        | 3        | 2        | 1        | 0        |
| LED_DEF1 | LED_DEF0 | APOL_DIS | JAB_DIS  | MREG     |          | Reserved |          |

PLED3\_[1:0]n Programmable LED 3 Output Select R/W [15:14]

| PLED3_1n | PLED3_0n | Meaning                                                                                                                    |
|----------|----------|----------------------------------------------------------------------------------------------------------------------------|
| 1        | 1        | Normal: PLED3n pin state is determined from the LED_DEF[1:0] bits (default is LINK100). 0b11 is the default for these bits |
| 1        | 0        | LED tied to PLED3n blinks (toggles 100 ms LOW, then 100 ms HIGH)                                                           |
| 0        | 1        | LED tied to PLED3n ON steady (PLED3n output LOW)                                                                           |
| 0        | 0        | LED tied to PLED3n OFF steady (PLED3n output HIGH)                                                                         |

PLED2\_[1:0]n Programmable LED 2 Output Select R/W [13:12]

| PLED2_1n | PLED2_0n | Meaning                                                                                                                     |
|----------|----------|-----------------------------------------------------------------------------------------------------------------------------|
| 1        | 1        | Normal: PLED2n pin state is determined from the LED_DEF[1:0] bits (default is Activity). 0b11 is the default for these bits |
| 1        | 0        | LED tied to PLED2n blinks (toggles 100 ms LOW, then 100 ms HIGH)                                                            |
| 0        | 1        | LED tied to PLED2n ON steady (PLED2n output LOW)                                                                            |
| 0        | 0        | LED tied to PLED2n OFF steady (PLED2n output HIGH)                                                                          |
|          | <u> </u> | ·                                                                                                                           |

PLED1\_[1:0]n Programmable LED 1 Output Select R/W [11:10]

| PLED1_1n | PLED1_0n | Meaning                                                                                                                        |
|----------|----------|--------------------------------------------------------------------------------------------------------------------------------|
| 1        | 1        | Normal: PLED1n pin state is determined from the LED_DEF[1:0] bits (default is Full-Duplex). 0b11 is the default for these bits |
| 1        | 0        | LED tied to PLED1n blinks (toggles 100 ms LOW, then 100 ms HIGH)                                                               |
| 0        | 1        | LED tied to PLED1n ON steady (PLED1n output LOW)                                                                               |
| 0        | 0        | LED tied to PLED1n OFF steady (PLED1n output HIGH)                                                                             |

## PLED0\_[1:0]n Programmable LED 0 Output Select

R/W [9:8]

| PLED0_1n | PLED0_0n | Meaning                                                                                                                    |
|----------|----------|----------------------------------------------------------------------------------------------------------------------------|
| 1        | 1        | Normal: PLED0n pin state is determined from the LED_DEF[1:0] bits (default is Link 10). 0b11 is the default for these bits |
| 1        | 0        | LED tied to PLED0n blinks (toggles 100 ms LOW, then 100 ms HIGH)                                                           |
| 0        | 1        | LED tied to PLED0n ON steady (PLED0n output LOW)                                                                           |
| 0        | 0        | LED tied to PLED0n OFF steady (PLED0n output HIGH)                                                                         |

#### LED\_DEF\_[1:0]

#### **LED Normal Function Select**

R/W [7:6]

See Table 2.9 on page 2-37 for these bit definitions.

## APOL\_DIS Autopolarity Disable

R 5

| Bit | Meaning                          |
|-----|----------------------------------|
| 1   | Autopolarity correction disabled |
| 0   | Normal (default)                 |

#### JAB\_DIS Jabber Disable

R 4

| Bit | Meaning                  |
|-----|--------------------------|
| 1   | Jabber disabled          |
| 0   | Jabber enabled (default) |

| MREG     | Mult   | iple Register Access Enable                                                             | R 3            |
|----------|--------|-----------------------------------------------------------------------------------------|----------------|
|          | Bit    | Meaning                                                                                 |                |
|          | 1      | Multiple register access enabled No multiple register access (default)                  |                |
| INT_MDIO | Inter  | rrupt Scheme Select                                                                     | R/W 2          |
|          | Bit    | Meaning                                                                                 |                |
|          | 1<br>0 | Interrupt signaled with MDIO pulse during idle Interrupt not signaled on MDIO (default) |                |
| R/J_CFG  | R/J    | Configuration Select                                                                    | R/W 1          |
|          | Bit    | Meaning                                                                                 |                |
|          | 1      | RX_EN/JAMn pin is configured to be JAMn RX_EN/JAMn pin is configured to be RX_EN (de    | fault)         |
| R        | This   | erved bit is reserved and must remain at the default to for proper device operation.    | R/W 0<br>value |

## 4.3.9 Status Output Register (Register 18)

The default value for this register is 0x0080.

| INT     | LNK_FAIL        | LOSS_SYNC | CWRD        | SSD              | ESE        | RPOL           | JAB          |
|---------|-----------------|-----------|-------------|------------------|------------|----------------|--------------|
| 7       |                 | 5         |             |                  |            |                | 0            |
| SPD_DET | DPLX_DET        |           |             | Rese             | erved      |                |              |
|         | IN <sup>.</sup> | Т         | Interrupt   | Detect           |            |                | R 15         |
|         |                 |           | Bit Me      | aning            |            |                |              |
|         |                 |           | 1 Inte      | errupt bit(s) ha | ve changed | since last rea | ad operation |
|         |                 |           | <u>0 No</u> | change (defa     | ult)       |                |              |
|         | LN              | IK_FAIL   | Link Fail   | Detect           |            |                | R/LT 14      |
|         |                 |           | Bit Me      | aning            |            |                |              |
|         |                 |           | 1 Lin       | k not detected   | I          |                |              |
|         |                 |           | 0 No        | rmal (default)   |            |                |              |

15

8

| LOSS_SYNC | Desc  | rambler Loss of Synchronization Detec        | R/LT 13   |
|-----------|-------|----------------------------------------------|-----------|
|           | Bit   | Meaning                                      |           |
|           | 1     | Descrambler has lost sync                    |           |
|           | 0     | Normal (default)                             |           |
| CWRD      | Code  | eword Error                                  | R/LT 12   |
|           | Bit   | Meaning                                      |           |
|           | 1     | Invalid 4B5B code detected on receive data   |           |
|           | 0     | Normal (default)                             |           |
| SSD       | Start | of Stream Error                              | R/LT 11   |
|           | Bit   | Meaning                                      |           |
|           | 1     | No Start of Stream Delimiter detected on rec | eive data |
|           | 0     | Normal (default)                             |           |
| ESE       | End   | of Stream Error                              | R/LT 10   |
|           | Bit   | Meaning                                      |           |
|           | 1     | No End of Stream Delimiter detected on rece  | ive data  |
|           | 0     | Normal (default)                             |           |
| RPOL      | Reve  | ersed Polarity Detect                        | R/LT 9    |
|           | Bit   | Meaning                                      |           |
|           | 1     | Reversed Polarity detect                     |           |
|           | 0     | Normal (default)                             |           |
| JAB       | Jabb  | er Detect                                    | R/LT 8    |
|           | Bit   | Meaning                                      |           |
|           | 1     | Jabber detected                              |           |
|           | 0     | Normal (default)                             |           |

| SPD_DET  | 100/ | R/LT 7                               |        |
|----------|------|--------------------------------------|--------|
|          | Bit  | Meaning                              |        |
|          | 1    | Device in 100BASE-TX Mode (default)  |        |
|          | 0    | Device in 10BASE-T Mode              |        |
| DPLX_DET | Dup  | lex Detect                           | R/LT 6 |
|          | Bit  | Meaning                              |        |
|          | 1    | Device in Full Duplex mode           |        |
|          |      |                                      |        |
|          | 0    | Device in Half Duplex mode (default) |        |

R Reserved

R [5:0]

These bits are reserved and must remain at the default value of 0x0 for proper device operation.

## 4.3.10 Interrupt Mask Register (Register 19)

MASK\_ INT

The default value for this register is 0xFFC0.

| 15               | 14                | 13                 | 12        | 11       | 10       | 9         | 8        |
|------------------|-------------------|--------------------|-----------|----------|----------|-----------|----------|
| MASK_INT         | MASK_LNK_<br>FAIL | MASK_LOSS<br>_SYNC | MASK_CWRD | MASK_SSD | MASK_ESE | MASK_RPOL | MASK_JAB |
| 7                | 6                 | 5                  | 4         | 3        |          |           | 0        |
| MASK_<br>SPD_DET | MASK_<br>DPLX_DET | FXLVL1             | FXLVL0    |          | Rese     | rved      |          |

R/W 15

## Interrupt Mask - Interrupt Detect

| Bit | Meaning                                                  |
|-----|----------------------------------------------------------|
| 1   | Mask interrupt when INT bit = 1 in register 18 (default) |
| 0   | No interrupt mask                                        |

## MASK\_ LNK\_FAIL R/W 14

## Interrupt Mask - Link Fail Detect

| Bit | Meaning                                                  |
|-----|----------------------------------------------------------|
| 1   | Mask interrupt for LNK_FAIL bit in register 18 (default) |
| 0   | No mask                                                  |

| MASK_ LOSS |       | IC R/W 13<br>rupt Mask – Descrambler Loss of Sync Detect     |
|------------|-------|--------------------------------------------------------------|
|            | Bit   | Meaning                                                      |
|            | 1     | Mask interrupt for LOSS_SYNC bit in register 18 (default)    |
|            | 0     | No mask                                                      |
| MASK_CWRD  |       | R/W 12<br>rupt Mask – Codeword Error                         |
|            | Bit   | Meaning                                                      |
|            | 1     | Mask Interrupt for CWRD bit in register 18 (default)         |
|            | 0     | No mask                                                      |
| MASK_SSD   | Inter | rupt Mask – Start of Stream Error R/W 11                     |
|            | Bit   | Meaning                                                      |
|            | 1     | Mask Interrupt for SSD bit in register 18 (default)          |
|            | 0     | No mask                                                      |
| MASK_ESE   | Inter | rupt Mask – End of Stream Error R/W 10                       |
|            | Bit   | Meaning                                                      |
|            | 1     | Mask Interrupt For ESD bit in register 18 (default)          |
|            | 0     | No mask                                                      |
| MASK_RPOL  | • .   | R/W 9                                                        |
|            | Inter | rupt Mask – Reverse Polarity Detect                          |
|            | Bit   | Meaning                                                      |
|            | 1     | Mask interrupt for RPOL bit in register 18 (default)         |
|            | 0     | No mask                                                      |
| MASK_JAB   | Inter | R/W 8<br>rupt Mask – Jabber Detect                           |
|            | Bit   | Meaning                                                      |
|            | DIL   | Meaning                                                      |
|            | 1     | <del>-</del>                                                 |
|            |       | Mask interrupt for JAB bit in register 18 (default)  No mask |

#### MASK\_SPD\_DET

R/W 7

#### Interrupt Mask - 10/100 Speed Detect

| Bit | Meaning                                                 |
|-----|---------------------------------------------------------|
| 1   | Mask Interrupt for SPD_DET bit in register 18 (default) |
| 0   | No mask                                                 |

#### MASK DPLX DET

R/W 6

### Interrupt Mask - 10/100 Duplex Detect

| Bit | Meaning                                                  |
|-----|----------------------------------------------------------|
| 1   | Mask Interrupt for DPLX_DET bit in register 18 (default) |
| 0   | No mask                                                  |

#### FXLVL[1:0] Fiber Transmit Level Adjust

R/W [5:4]

| Bits           | Adjustment |
|----------------|------------|
| 0b11           | 1.30       |
| 0b10           | 1.15       |
| 0b01           | 0.85       |
| 0b00 (default) | 1.00       |

#### R Reserved

R/W [3:0]

These bits are reserved and must remain at the default value of 0 for proper device operation.

## 4.3.11 Reserved Register (Register 20)

The default value for this register is 0x0000.

| 15 |          | 8 |
|----|----------|---|
|    | Reserved |   |
| 7  |          | 0 |
|    | Reserved |   |

#### R Reserved

R/W [15:0]

These bits are reserved and must remain at the default value of 0 for proper device operation.

# **Chapter 5 Management Interface**

This chapter describes the Management Interface, over which the internal device registers are accessed. It contains the following sections:

- Section 5.1, "Signal Description"
- Section 5.2, "General Operation"
- Section 5.3, "Multiple Register Access"
- Section 5.4, "Frame Structure"
- Section 5.5, "Register Structure"
- Section 5.6, "Interrupts"

The Management Interface, referred to as the MI serial port, is an 8-pin bidirectional link through which the internal device registers are accessed. The internal register bits control the configuration and capabilities of the device, and reflect device status.

The MI serial port provides access to 11 internal registers and meets all IEEE 802.3 specifications for the Management Interface.

## 5.1 Signal Description

The MI serial port has eight pins:

- MDC serial shift clock input pin
- MDIO bidirectional data pin
- MDINTn interrupt pin
- MDA[4:0]n physical address pins

The MDA[4:0]n pins configure the device for a particular address, from 0b0000 to 0b1111, such that 16 devices can exist in the same address

domain and each can be addressed separately over the MI serial port. When an MI read or write cycle occurs, the device compares the internally inverted and latched state of the MDA[4:0]n pins to the PHYAD[4:0] address bits of the MI frame. If the states compare, the device knows it is being addressed.

The MDA[4:0]n inputs share the same pins as the MDINTn and PLED[3:0]n outputs, respectively. At powerup or reset, the PLED[3:0]n and MDINTn output drivers are 3-stated for an interval called the power-on reset time. During the power-on reset interval, the value on these pins is latched into the device, inverted, and used as the MI serial port physical device addresses.

## 5.2 General Operation

The MI serial port is idle when at least 32 continuous 1s are detected on the bidirectional MDIO data pin and remains idle as long as continuous 1s are detected. During idle, the MDIO output driver is in the high-impedance state. When the MI serial port is in the idle state, a 0b01 pattern on the MDIO pin initiates a serial shift cycle. Control and address bits are clocked into MDIO on the next 14 rising edges of MDC (the MDIO output driver is still in a high-impedance state). If the multiple register access mode is not enabled, data is either shifted in or out on MDIO on the next 16 rising edges of MDC, depending on whether a write or read cycle was selected with the READ and WRITE operation bits. After the 32 MDC cycles have been completed

- one complete register has been read or written
- the serial shift process is halted
- · data is latched into the device
- the MDIO output driver goes into a high-impedance state

Another serial shift cycle cannot be initiated until the idle condition is detected again (at least 32 continuous 1s). Figure 5.1 shows a timing diagram for a MI serial port cycle.

Figure 5.1 MI Serial Port Frame Timing Diagram



Note: ST = start bits, OP = operation bits (read or write), PHAD = PHY address, REGAD = register address, TA = turnaround bits For more detailed timing information on th, th, and th, see Chapter 6, "Specifications."

## 5.3 Multiple Register Access

Multiple registers can be accessed on a single MI serial port access cycle with the multiple register access feature. Setting the Multiple Register Access Enable (MREG) bit in the MI serial port Configuration 2 Register enables the multiple register access feature.

When the PHYAD[4:0] bits in the MI frame match MDA[4:0]n pins on the device and the REGAD[4:0] bits are set to 0b11111 during the first 16 clock cycles, all 11 registers are accessed on the 176 rising edges of MDC (11 registers x 16 bits per register) that occur after the first 16 MDC clock cycles of the MI serial port access cycle. There is no actual register residing at 0b1111, but this condition triggers the access of multiple registers.

The registers (0, 1, 2, 3, 4, 5, 16, 17, 18, 19, and 20) are accessed in numerical order from 0 to 20. After all 192 MDC clocks (16 + 176) have been completed

- all the registers have been read or written
- the serial shift process is halted
- · data is latched into the device
- MDIO goes into a high-impedance state.

Another serial shift cycle cannot be initiated until the idle condition (at least 32 continuous 1s) is detected.

## 5.4 Frame Structure

The structure of the serial port frame is shown in Figure 5.2 and a timing diagram is shown in Figure 5.1. Each serial port access cycle consists of 32 bits, exclusive of idle. The first 16 bits of the serial port cycle are always write bits and are used for control and addressing. The last 16 bits are data that is written to or read from a data register.

The first two bits in Figure 5.2 and Figure 5.1 are start bits (ST[1:0]) and must be written as a 0b01 for the serial port cycle to continue. The next two bits are the READ and WRITE bits, which determine whether a registers is being read or written. The next five bits are the PHY device

address bits (PHYAD[4:0]), and they must match the inverted values latched from the MDA[4:0]n pins during the power on reset time for access to continue.

The next five bits are register address select (REGAD[4:0]) bits, which select one of the 11 registers for access. The next two bits are turnaround (TA) bits, which are not actual register bits but provide the device extra time to switch the MDIO pin function from a write pin to a read pin, if necessary. The final 16 bits of the MI serial port cycle are written to or read from the specific data register that the register address bits (REGAD[4:0]) designate. Figure 5.2 shows the MI frame structure.

D[15:0]

R/W

TA[1:0]

Figure 5.2 MI Serial Frame Structure

TA[1:0]

| IDLE | ST[1:0] | READ | WRITE | PHYAD[4:0] | REGAD[4:0] |

|  | IDLE       | Idle Pattern These bits are an idle pattern. The device does not initiate an MI cycle until it detects an idle pattern of at least 32 consecutive 1s.             |
|--|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|  | ST[1:0]    | Start Bits When ST[1:0] = 01, a MI serial port access cycle starts.                                                                                               |
|  | READ       | Read Select When the READ bit is 1, it designates a read cycle.                                                                                                   |
|  | WRITE      | Write Select When the WRITE bit is 1, it designates a write cycle.                                                                                                |
|  | PHYAD[4:0] | Physical Device Address W When the PHYAD[4:0] bits match the inverted latched value of the MDA[3:0]n pins, the device's MI serial port is selected for operation. |
|  | REGAD[4:0] | Register Address W The REGAD[4:0] bits determine the specific register to access.                                                                                 |

**Turnaround Time** 

WRITE = 1, TA[1:0] = 0b10.

Frame Structure 5-5

These bits provide some turnaround time for MDIO to allow it to switch to a write input or read output, as needed. When READ = 1, TA[1:0] = 0bZ0; when

D[15:0] Data R or W

These 16 bits contain data to or from one of the registers selected with the register address bits REGAD[4:0].

## 5.5 Register Structure

The device has 11 16-bit registers. A map of the registers is shown in Section 4.2, "MI Serial Port Register Summary". See Chapter 4, Registers for a complete description of each register.

The 11 registers consist of six registers that are defined by IEEE 802.3 specifications (registers 0 to 5) and five registers that are unique to the device (registers 16 through 20). Table 5.1 gives a summary of the functions of each register.

Table 5.1 MI Serial Port Register Summary

| Register | Name                                     | Description                                                                           |
|----------|------------------------------------------|---------------------------------------------------------------------------------------|
| 0        | Control Register                         | Stores various configuration bits                                                     |
| 1        | Status Register                          | Contains device capability and status output bits                                     |
| 2        | PHY ID 1                                 | Contain an identification code unique to the device                                   |
| 3        | PHY ID 2                                 |                                                                                       |
| 4        | AutoNegotiation<br>Advertisement         | Contains bits that control the operation of the AutoNegotiation algorithm             |
| 5        | AutoNegotiation Remote<br>End Capability | Contains bits that reflect the AutoNegotiation capabilities of the link partner's PHY |
| 16       | Configuration 1                          | Stores various configuration bits                                                     |
| 17       | Configuration 2                          | Stores various configuration bits                                                     |
| 18       | Channel Status Output                    | Contains status                                                                       |
| 19       | Mask                                     | Contains interrupt mask bits                                                          |
| 20       | Reserved                                 | Reserved for factory use                                                              |

## 5.6 Interrupts

The device has hardware and software interrupt capability. Certain output status bits (also referred to as interrupt bits) in the serial port trigger interrupts.

The R/LT interrupt bits (bits [14:6]) in the Channel Status Output Register cause an interrupt when they transition, provided they are not masked with the mask bits in the Interrupt Mask register. These interrupt bits stay latched until read. When all interrupt bits are read, the interrupt indication is removed and the interrupt bits that caused the interrupt are updated to their current value.

Setting the appropriate mask register bits in the Interrupt Mask Register individually can mask and remove an interrupt bit as a source of interrupt.

Interrupt indication is done in three ways:

- MDINTn pin The MDINTn pin is an active-LOW interrupt output indication.
- INT bit The INT bit in the Status Output Register, when set, indicates that one or more interrupt bits have changed since the register was last read.
- Interrupt pulse on MDIO When the Interrupt Scheme Select bit (INT\_MDIO) is set in the Configuration 2 register, an interrupt is indicated with a low-going pulse on MDIO when MDC is high and the serial port is in the idle state, as shown in the timing diagram in Figure 5.3. After the interrupt pulse, MDIO goes back to the high-impedance state. If the interrupt occurs while the serial port is being accessed, the MDIO interrupt pulse is delayed until one clock bit after the serial port access cycle has ended, as shown in Figure 5.3

Figure 5.3 MDIO Interrupt Pulse



# Chapter 6 Specifications

This chapter contains the complete electrical, timing, and mechanical specifications for the device. It contains the following sections:

- Section 6.1, "Absolute Maximum Ratings"
- Section 6.2, "Electrical Characteristics"
- Section 6.3, "AC Electrical Characteristics"
- Section 6.4, "LED Driver Timing Characteristics"
- Section 6.5, "Pinouts and Package Drawings"
- Section 6.6, "Mechanical Drawing"

# 6.1 Absolute Maximum Ratings

Table 6.1 shows the device absolute maximum ratings. These are limits which, if exceeded, could cause permanent damage to the device or affect device reliability. All voltages are specified with respect to GND unless otherwise specified.

Table 6.1 Absolute Maximum Ratings

| Parameter                            | Range          | Units |
|--------------------------------------|----------------|-------|
| V <sub>DD</sub> Supply Voltage       | -0.3V to +4.0V | V     |
| All Inputs and Outputs               | -0.3V to 5.5V  | V     |
| Package Power Dissipation            | 2.0 @ 70°C     | W     |
| Storage Temperature                  | -65 to +150    | °C    |
| Temperature Under Bias               | −10 to +80 °C  | °C    |
| Lead Temperature (soldering, 10 sec) | 260            | °C    |
| Body Temperature (soldering, 30 sec) | 220            | °C    |

## 6.2 Electrical Characteristics

Table 6.2 lists the device DC electrical characteristics. Unless otherwise noted, all test conditions are as follows:

TA = 0 to + 70  $^{\circ}$ C  $V_{DD}$  = 3.3 V 5% Clock = 25 MHz + 0.01% REXT = 10 KΩ 1%, no load

Table 6.2 DC Characteristics

|     |                    |                       | Limit |                      |      |                                                              |
|-----|--------------------|-----------------------|-------|----------------------|------|--------------------------------------------------------------|
| Sym | Parameter          | Min                   | Тур   | Max                  | Unit | Conditions                                                   |
| VIL | Input Low Voltage  |                       |       | 0.8                  | Volt | All except OSCIN, MDA[4:0]n<br>SD/FXDISn, SD_THR             |
|     |                    |                       |       | V <sub>DD</sub> -1.0 | Volt | MDA[4:0]n                                                    |
|     |                    |                       |       | 1.5                  | Volt | OSCIN                                                        |
|     |                    |                       |       | 0.45                 | Volt | SD/FXDISn (for FX disable),<br>SD_THR (for 3.3V/5V select)   |
| VIH | Input High Voltage | 2                     |       |                      | Volt | All except OSCIN, MDAn[4:0], SD/FXDISn, SD_THR               |
|     |                    | V <sub>DD</sub> – 200 |       |                      | mV   | MDA[4:0]n                                                    |
|     |                    | 2.3                   |       |                      | Volt | OSCIN                                                        |
|     |                    | 0.85                  |       |                      | Volt | SD/FXDISn (for FX disable),<br>SD_THR (for 3.3 V/5 V select) |
| IIL | Input Low Current  |                       |       | -1                   | uA   | VIN = GND All except OSCIN,<br>MDA[4:0]n, RESETn             |
|     |                    | -4                    |       | -25                  | uA   | VIN = GND. MDA[4:0]n                                         |
|     |                    | -12                   |       | -120                 | uA   | VIN = GND. RESETn                                            |
|     |                    |                       |       | -150                 | uA   | VIN = GND. OSCIN                                             |

Table 6.2 DC Characteristics (Cont.)

|                 |                                   |                       | Limit |     |      |                                                |
|-----------------|-----------------------------------|-----------------------|-------|-----|------|------------------------------------------------|
| Sym             | Parameter                         | Min                   | Тур   | Max | Unit | Conditions                                     |
| IIH             | Input High Current                |                       |       | 1   | uA   | VIN = V <sub>DD</sub> . All except OSCIN, RPTR |
|                 |                                   | 12                    |       | 120 | uA   | VIN = V <sub>DD</sub> . RPTR                   |
|                 |                                   |                       |       | 150 | uA   | VIN = V <sub>DD</sub> . OSCIN                  |
| VOL             | Output Low<br>Voltage             |                       |       | 0.4 | Volt | IOL = -4 mA.<br>All except PLED[5:0]n          |
|                 |                                   |                       |       | 1   | Volt | IOL = -10 mA. PLED[5:0]n                       |
| VOH             | Output High<br>Voltage            | V <sub>DD</sub> – 1.0 |       |     | Volt | IOH = 4 mA. All Except<br>PLED[5:0]n, MDINTn   |
|                 |                                   | 2.4                   |       |     | Volt | IOH = 4 uA.<br>PLED[5:2n], MDINTn              |
|                 |                                   | V <sub>DD</sub> – 1.0 |       |     | Volt | IOH = 10 mA. PLED[1:0]n                        |
| CIN             | Input Capacitance                 |                       | 5     |     | pF   |                                                |
| I <sub>DD</sub> | V <sub>DD</sub> Supply<br>Current |                       |       | 120 | mA   | Transmitting, 100 Mbits/s                      |
|                 | Current                           |                       |       | 140 | mA   | Transmitting, 10 Mbits/s                       |
| IGND            | GND Supply                        |                       |       | 190 | mA   | Transmitting, 100 Mbits/s <sup>1</sup>         |
|                 | Current                           |                       |       | 220 | mA   | Transmitting, 10 Mbits/s <sup>1</sup>          |
| IPDN            | Powerdown<br>Supply Current       |                       |       | 200 | μА   | Powerdown, either I <sub>DD</sub> or IGND      |

IGND includes current flowing into GND from the external resistors and transformer on TPO/FXO as shown in Figure A.1

#### 6.2.1 Twisted-Pair DC Characteristics

Unless otherwise noted, all test conditions for TP transmit and receive operations are as follows:

 $TA = 0 \text{ to } + 70 \text{ }^{\circ}C$ 

 $V_{DD} = 3.3 \text{ V } 5\%$ 

Clock = 25 MHz 0.01%

REXT =  $10 \text{ K}\Omega$  1%, no load

TPO+/- loading is as shown in Figure A.1 or equivalent 62.5/10 MHz Square Wave on TP+/- inputs in 100/10 Mbits/s modes

Table 6.3 shows the twisted-pair characteristics for transmit operation.

Table 6.3 Twisted Pair Characteristics (Transmit)

|       |                                                          |       | Limit          |        |      |                                                                                         |
|-------|----------------------------------------------------------|-------|----------------|--------|------|-----------------------------------------------------------------------------------------|
| Sym   | Parameter                                                | Min   | Тур            | Max    | Unit | Conditions                                                                              |
| TOV   | TP Differential Output Voltage                           | 0.950 | 1.000          | 1.050  | V pk | 100 Mbits/s, UTP<br>Mode, 100 Ohm Load                                                  |
|       |                                                          | 1.165 | 1.225          | 1.285  | V pk | 100 Mbits/s, STP<br>Mode, 150 Ohm Load                                                  |
|       |                                                          | 2.2   | 2.5            | 2.8    | V pk | 10 Mbits/s, UTP Mode,<br>100 Ohm Load                                                   |
|       |                                                          | 2.694 | 3.062          | 3.429  | V pk | 10 Mbits/s, STP Mode,<br>150 Ohm Load                                                   |
| TOVS  | TP Differential Output<br>Voltage Symmetry               | 98    |                | 102    | %    | 100 Mbits/s, ratio of positive and negative amplitude peaks on TPO±                     |
| TORF  | TP Differential Output<br>Rise and Fall Time             | 3.0   |                | 5.0    | nS   | 100 Mbits/s<br>TRF[1:0] = 0b10                                                          |
| TORFS | TP Differential Output<br>Rise and Fall Time<br>Symmetry |       |                | ±0.5   | nS   | 100 Mbits/s, difference between rise and fall times on TPO±                             |
| TODC  | TP Differential Output<br>Duty Cycle Distortion          |       |                | ± 0.25 | nS   | 100 Mbits/s, output<br>data = 0101 NRZ<br>pattern unscrambled,<br>measure at 50% Points |
| TOJ   | TP Differential Output Jitter                            |       |                | ±1.4   | nS   | 100 Mbits/s, output data = scrambled /H/                                                |
| тоо   | TP Differential Output<br>Overshoot                      |       |                | 5.0    | %    | 100 Mbits/s                                                                             |
| TOVT  | TP Differential Output<br>Voltage Template               | Se    | See Figure 2.4 |        |      | 10 Mbits/s                                                                              |
| TSOI  | TP Differential Output<br>SOI Voltage Template           | Se    | e Figure       | 2.8    |      | 10 Mbits/s                                                                              |

Table 6.3 Twisted Pair Characteristics (Transmit (Cont.))

|      |                                                          |       | Limit    |       |       |                                                                                                                                                                  |
|------|----------------------------------------------------------|-------|----------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sym  | Parameter                                                | Min   | Тур      | Max   | Unit  | Conditions                                                                                                                                                       |
| TLPT | TP Differential Output<br>Link Pulse Voltage<br>Template | Se    | e Figure | 2.6   |       | 10 Mbits/s, NLP and FLP                                                                                                                                          |
| TOIV | TP Differential Output Idle Voltage                      |       |          | ± 50  | mV    | 10 Mbits/s. Measured on secondary side of transformer in Figure A.1.                                                                                             |
| TOIA | TP Output Current                                        | 38    | 40       | 42    | mA pk | 100 Mbits/s, UTP with TLVL[3:0] = 0b1000                                                                                                                         |
|      |                                                          | 31.06 | 32.66    | 34.26 | mApk  | 100 Mbits/s, STP with TLVL[3:0] = 0b1000                                                                                                                         |
|      |                                                          | 88    | 100      | 112   | mApk  | 10 Mbits/s, UTP with TLVL[3:0] = 0b1000                                                                                                                          |
|      |                                                          | 71.86 | 81.64    | 91.44 | mApk  | 10 Mbits/s, STP with TLVL[3:0] = 0b1000                                                                                                                          |
| TOIR | TP Output Current<br>Adjustment Range                    | 0.80  |          | 1.2   |       | VDD = 3.3 V, adjustable with REXT, relative to TOIA with REXT = 10K                                                                                              |
|      |                                                          | 0.86  |          | 1.16  |       | VDD = 3.3 V,<br>Adjustable with<br>TLVL[3:0] See Section<br>A.4, "TP Transmit<br>Output Current Set,"<br>page A-7, relative to<br>value at TLVL[3:0] =<br>0b1000 |
| TORA | TP Output Current TLVL<br>Step Accuracy                  |       |          | ±50   | %     | Relative to ideal values in Table 2.6. Table 2.6 values relative to output with TLVL[3:0] = 0b1000.                                                              |
| TOR  | TP Output Resistance                                     |       | 10 K     |       | Ohm   |                                                                                                                                                                  |
| TOC  | TP Output Capacitance                                    |       | 15       |       | pF    |                                                                                                                                                                  |

Table 6.4 shows the twisted-pair characteristics for receive operation.

Table 6.4 Twisted Pair Characteristics (Receive)

|      |                                       | Limit |                 |     |       |                                                     |
|------|---------------------------------------|-------|-----------------|-----|-------|-----------------------------------------------------|
| Sym  | Parameter                             | Min   | Тур             | Max | Unit  | Conditions                                          |
| RST  | TP Input Squelch Threshold            | 166   |                 | 500 | mV pk | 100 Mbits/s, RLVL0 = 0                              |
|      | Threshold                             | 310   |                 | 540 | mV pk | 10 Mbits/s, RLVL0 = 0                               |
|      |                                       | 60    |                 | 200 | m∨pk  | 100 Mbits/s, RLVL0 = 1                              |
|      |                                       | 186   |                 | 324 | m∨pk  | 10 Mbits/s, RLVL0 = 1                               |
| RUT  | TP Input Unsquelch Threshold          | 100   |                 | 300 | mV pk | 100 Mbits/s, RLVL0 = 0                              |
|      | Threshold                             | 186   |                 | 324 | m∨pk  | 10 Mbits/s, RLVL0 = 0                               |
|      |                                       | 20    |                 | 90  | mV pk | 100 Mbits/s, RLVL0 = 1                              |
|      |                                       | 112   |                 | 194 | mVpk  | 10 Mbits/s, RLVL0 = 1                               |
| ROCV | TP Input Open Circuit<br>Voltage      |       | VDD - 2.4 ± 0.2 |     | Volt  | Voltage on either TPI+ or TPI- with respect to GND. |
| RCMR | TP Input Common Mode<br>Voltage Range |       | ROCV ± 0.25     |     | Volt  | Voltage on TPI with respect to GND.                 |
| RDR  | TP Input Differential Voltage Range   |       |                 | VDD | Volt  |                                                     |
| RIR  | TP Input Resistance                   | 5K    |                 |     | Ohm   |                                                     |
| RIC  | TP Input Capacitance                  |       | 10              |     | pF    |                                                     |

## 6.2.2 FX Characteristics, Transmit

Unless otherwise noted, all test conditions for FX transmit and receive operations are as follows:

- TA = 0 to +70 C
- VDD=3.3 V ± 5%
- 25 MHz ± 0.01%
- REXT=10 K ± 1%, no load
- FXO± Loading as shown in Figure A.1 or Equivalent

125 MHz Square Wave on FXI+/- and SD Inputs

Table 6.5 shows the FX characteristics for transmit operation.

Table 6.5 FX Characteristics, Transmit

|       |                                                  |                | Limit |                |       |                                                                                     |
|-------|--------------------------------------------------|----------------|-------|----------------|-------|-------------------------------------------------------------------------------------|
| Sym   | Parameter                                        | Min            | Тур   | Max            | Unit  | Conditions                                                                          |
| FOVH  | FXO Output Voltage,<br>High                      | VDD -<br>1.020 |       | VDD -<br>0.880 | V     | Single-ended, measure FXO relative to GND                                           |
| FOVL  | FXO Output Voltage,<br>Low                       | VDD -<br>1.810 |       | VDD -<br>1.620 | V     | Single-ended, measure FXO relative to GND                                           |
| FOIA  | FXO Output Current                               | 12             |       | 20             | mA pk |                                                                                     |
| FOIR  | FXO Output Current<br>Adjustment Range           | 0.85           |       | 1.15           |       | VDD = 3.3 V, adjustable with REXT, relative to FOIA with REXT = 10 K                |
|       |                                                  | 0.85           |       | 1.30           |       | VDD = 3.3 V, adjustable<br>With FLVL[1:0], relative To<br>value at FLVL[1:0] = 0b10 |
| FORA  | FXO Output Current<br>TLVL Step Accuracy         |                |       | 0.50           | %     | Relative to ideal values In Table 2.9                                               |
| FORF  | FXO Differential Output<br>Rise and Fall Time    |                |       | 1.3            | ns    |                                                                                     |
| FORFS | FXO Differential Output and Fall Time Symmetry   |                |       | 0.5            | ns    | Difference between rise nd fall times on FXO+                                       |
| FODC  | FXO Differential Output<br>Duty Cycle Distortion |                |       | 0.25           | ns    | Output Data = 0101<br>pattern measure at 50%<br>points                              |
| FOJ   | FXO Differential Output<br>Jitter                |                |       | 1.3            | ns    | Output data = /H/                                                                   |
| FOR   | FXO Output<br>Resistance                         |                | 10 K  |                | Ohm   |                                                                                     |
| FOC   | FXO Output<br>Capacitance                        |                | 10    |                | pF    |                                                                                     |

Table 6.6 shows the FX characteristics for receive operation.

Table 6.6 FX Characteristics, Receive

|        |                                           |                       | Limit         |                      |      |                                                                                                                  |
|--------|-------------------------------------------|-----------------------|---------------|----------------------|------|------------------------------------------------------------------------------------------------------------------|
| Sym    | Parameter                                 | Min                   | Тур           | Max                  | Unit | Conditions                                                                                                       |
| FDIV   | FXI Differential Input Voltage            | 0.150                 |               |                      | V pk |                                                                                                                  |
| FCMR   | FXI Input Common<br>Mode Voltage<br>Range | 1.35                  |               | VDD -<br>0.80        | V    | Voltage on Either FXI+ or FXI-<br>with respect to GND                                                            |
| FSDIH  | SD/FXDISn Input<br>High Voltage           | VTRIP-<br>50mV        |               |                      | V    | When SD/FXDISn is used as a Signal Detect input, not as the FX disable input.  VTRIP = (VDD -1.3V) 10%.          |
| FSDIL  | SD/FXDISn Input<br>Low Voltage            | VTRIP-<br>50 mV       |               |                      | V    | When SD/FXDISn is used as a Signal Detect input, not as the FX disable input.  VTRIP = (VDD - 1.3V) 10%          |
| FSDTHR | SD_THR Input<br>Voltage                   | VDD -<br>1.3V -<br>2% | VDD -<br>1.3V | VDD -<br>1.3V+<br>2% | V    | When interfacing to 5 V fiber transceivers. When interfacing to 3.3 V fiber transceivers, SD_THR is tied to GND. |
| FIR    | FXI ,SD/FXDISn<br>Input Resistance        | 5K                    |               |                      | ohm  |                                                                                                                  |
| FIC    | FX SD/FXDISn<br>Input Capacitance         |                       | 10            |                      | pF   |                                                                                                                  |

# 6.3 AC Electrical Characteristics

Unless otherwise noted, all test conditions are as shown in Table 6.7.

Table 6.7 Test Conditions

| Test Condition                | Parameter       | Value                                           |
|-------------------------------|-----------------|-------------------------------------------------|
| Temperature                   | TA              | 0 to +70 C                                      |
| Voltage                       | V <sub>DD</sub> | 3.3V 5%                                         |
| Clock Frequency               |                 | 25 MHz 0.01%                                    |
| External Resistor             | REXT            | 10K 1%, no load                                 |
| Input Conditions (all inputs) | tr, tf          | ≤ 10 ns, 20-80% points                          |
| Output Loading                |                 |                                                 |
| TPO                           | Same as         | 10 pF                                           |
| Open-drain outputs            | Figure A.1 or   |                                                 |
| All other digital outputs     | equivalent      | 25 pF                                           |
| Measurement Points            |                 |                                                 |
| TPO ,TPI                      |                 | 0.0 V during data, 0.3 V at start/end of packet |
| All other inputs and outputs  |                 | 1.4 V                                           |

## 6.3.1 25 MHz Input/Output Clock Timing Characteristics

Table 6.8 shows the 25 MHz Input/Output clock timing parameters. See Figure 6.1 for the timing diagram.

Table 6.8 25 MHz Input/Output Clock

|     |                 | Limit  |     |        |      |                        |
|-----|-----------------|--------|-----|--------|------|------------------------|
| Sym | Parameter       | Min    | Тур | Max    | Unit | Conditions             |
| t1  | OSCIN Period    | 39.996 | 40  | 40.004 | ns   | Clock applied to OSCIN |
| t2  | OSCIN High Time | 16     |     |        | ns   | Clock applied to OSCIN |
| t3  | OSCIN Low Time  | 16     |     |        | ns   | Clock applied to OSCIN |
| t4  | OSCIN to TX_CLK |        |     | 10     | ns   | 100 Mbits/s            |
|     | Delay           |        |     | 20     | ns   | 10 Mbits/s             |

Figure 6.1 25 MHz Output Timing



## 6.3.2 Transmit Timing Characteristics

Table 6.9 shows the Transmit AC timing parameters. See Figure 6.2 and Figure 6.3 for the 100 Mbits/s and 10 Mbits/s transmit timing diagrams.

Table 6.9 Transmit Timing

|     |                                   |        | Limit |        |          |                               |
|-----|-----------------------------------|--------|-------|--------|----------|-------------------------------|
| Sym | Parameter                         | Min    | Тур   | Max    | Unit     | Conditions                    |
| t11 | TX_CLK Period                     | 39.996 | 40    | 40.004 | ns       | 100 Mbits/s                   |
|     |                                   | 399.96 | 400   | 400.04 | ns       | 10 Mbits/s                    |
| t12 | TX_CLK Low Time                   | 16     | 20    | 24     | ns       | 100 Mbits/s                   |
|     |                                   | 160    | 200   | 240    | ns       | 10 Mbits/s                    |
| t13 | TX_CLK High Time                  | 16     | 20    | 24     | ns       | 100 Mbits/s                   |
|     |                                   | 160    | 200   | 240    | ns       | 10 Mbits/s                    |
| t14 | TX_CLK Rise/Fall Time             |        |       | 10     | ns       |                               |
| t15 | TX_EN Setup Time                  | 15     |       |        | ns       | Note <sup>1</sup>             |
| t16 | TX_EN Hold Time                   | 0      |       |        | ns       |                               |
| t17 | CRS During Transmit Assert Time   |        |       | 40     | ns       | 100 Mbits/s                   |
|     |                                   |        |       | 400    | ns       | 10 Mbits/s                    |
| t18 | CRS During Transmit Deassert      |        |       | 160    | ns       | 100 Mbits/s                   |
|     | Time                              |        |       | 900    | ns       | 10 Mbits/s                    |
| t19 | TXD Setup Time                    | 15     |       |        | ns       | Note 1                        |
| t20 | TXD Hold Time                     | 0      |       |        | ns       |                               |
| t21 | TX_ER Setup Time                  | 15     |       |        | ns       | Note 1                        |
| t22 | TX_ER Hold Time                   | 0      |       |        | ns       |                               |
| t23 | Transmit Propagation Delay        | 60     |       | 140    | ns       | 100 Mbits/s, MII              |
|     |                                   |        |       | 140    | ns       | 100 Mbits/s, FBI              |
|     |                                   |        |       | 600    | ns       | 10 Mbits/s                    |
| t24 | Transmit Output Jitter            |        |       | ±0.7   | ns pk-pk | 100 Mbits/s                   |
|     |                                   |        |       | ±5.5   | ns pk-pk | 10 Mbits/s                    |
| t25 | Transmit SOI Pulse Width To 0.3 V | 250    |       |        | ns       | 10 Mbits/s                    |
| t26 | Transmit SOI Pulse Width to 40 mV |        |       | 4500   | ns       | 10 Mbits/s                    |
| t27 | PLEDn Delay Time                  |        |       | 25     | ms       | PLEDn programmed for activity |
| t28 | PLEDn Pulse Width                 | 80     |       | 105    | ms       | PLEDn programmed for activity |

<sup>1.</sup> Setup time measured with 5 pF loading on TXC. Additional leading will create a delay on TXC rise time, which requires increased setup times.

Figure 6.2 Transmit Timing (100 Mbits/s)



FBI 100 Mbits/s

Same as MII 100 Mbits Except:

- 1. TX\_ER Converted to TXD4
- 2. RX\_ER Converted to RXD4

Figure 6.3 Transmit Timing (10 Mbits/s)



## **6.3.3 Receive Timing Characteristics**

Table 6.10 shows the Receive AC timing parameters. See Figure 6.4 through Figure 6.8 for the receive timing diagrams.

Table 6.10 Receive Timing

|     |                                                     |     | Limit |      |           |                                                             |  |
|-----|-----------------------------------------------------|-----|-------|------|-----------|-------------------------------------------------------------|--|
| Sym | Parameter                                           | Min | Тур   | Max  | Unit      | Conditions                                                  |  |
| t31 | Start Of Packet To CRS                              |     |       | 200  | ns        | 100 Mbits/s, MII                                            |  |
|     | Assert Delay                                        |     |       | 200  | ns        | 100 Mbits/s, FBI                                            |  |
|     |                                                     |     |       | 700  | ns        | 10 Mbits/s                                                  |  |
| t32 | End Of Packet To CRS                                | 130 |       | 240  | ns        | 100 Mbits/s, MII                                            |  |
|     | Deassert Delay                                      |     |       | 240  | ns        | 100 Mbits/s, FBI                                            |  |
|     |                                                     |     |       | 600  | ns        | 10 Mbits/s. relative to start of SOI pulse                  |  |
| t33 | Start Of Packet To                                  |     |       | 240  | ns        | 100 Mbits/s                                                 |  |
|     | RX_DV Assert Delay                                  |     |       | 3600 | ns        | 10 Mbits/s                                                  |  |
| t34 | End Of Packet To                                    |     |       | 280  | ns        | 100 Mbits/s                                                 |  |
|     | RX_DV Deassert Delay                                |     |       | 1000 | ns        | 10 Mbits/s. relative to start of SOI pulse                  |  |
| t37 | RX_CLK To RX_DV,                                    | -8  |       | 8    | ns        | 100 Mbits/s                                                 |  |
|     | RXD, RX_ER Delay                                    | -80 |       | 80   | ns        | 10 Mbits/s                                                  |  |
| t38 | RX_CLK High Time                                    | 18  | 20    | 22   | ns        | 100 Mbits/s                                                 |  |
|     |                                                     | 180 | 200   | 600  | ns        | 10 Mbits/s                                                  |  |
| t39 | RX_CLK Low Time                                     | 18  | 20    | 22   | ns        | 100 Mbits/s                                                 |  |
|     |                                                     | 180 | 200   | 600  | ns        | 10 Mbits/s                                                  |  |
| t40 | SOI Pulse Minimum Width Required for Idle Detection | 125 |       | 200  | ns        | 10 Mbits/s measure TPI± from last zero cross to 0.3V point. |  |
| t41 | Receive Input Jitter                                |     |       | 3.0  | ns pk -pk | 100 Mbits/s                                                 |  |
|     |                                                     |     |       | 13.5 | ns pk -pk | 10 Mbits/s                                                  |  |
| t43 | PLEDn Delay Time                                    |     |       | 25   | ms        | PLEDn programmed for activity                               |  |
| t44 | PLEDn Pulse Width                                   | 80  |       | 105  | ms        | PLEDn programmed for activity                               |  |

Table 6.10 Receive Timing (Cont.)

|     |                                                                 | Limit |     |     |      |            |
|-----|-----------------------------------------------------------------|-------|-----|-----|------|------------|
| Sym | Parameter                                                       | Min   | Тур | Max | Unit | Conditions |
| t45 | RX_CLK, RXD, CRC,<br>RX_DV, RX_ER Output<br>Rise and Fall Times |       |     | 10  | ns   |            |
| t46 | RX_EN Deassert to Rcv<br>MII Output HI-Z Delay                  |       |     | 40  | ns   |            |
| t47 | RX_EN Assert to Rcv MII<br>Output Active Delay                  |       |     | 40  | ns   |            |

Figure 6.4 Receive Timing, Start of Packet (100 Mbits/s)



FBI 100 Mbits/s

Same as MII 100 Mbits Except:

- 1. TX\_ER converted to RXD4
- 2. RX\_ER converted to TXD4

Figure 6.5 Receive Timing, End of Packet (100 Mbits/s)



FBI 100 Mbits/s

Same as MII 100 Mbits Except:

- 1. TX\_ER converted to RXD4
- 2. RX\_ER converted to TXD4

Figure 6.6 Receive Timing, Start of Packet (10 Mbits/s)



Figure 6.7 Receive Timing, End of Packet (10 Mbits/s)



Figure 6.8 RX\_EN Timing



## 6.3.4 Collision and JAM Timing Characteristics

Table 6.11 shows the Collision and JAM timing parameters. See Figure 6.9 through Figure 6.14 for the associated timing diagrams.

Table 6.11 Collision and Jam Timing

|                  |                                         | Limit |     |      |      |                                |
|------------------|-----------------------------------------|-------|-----|------|------|--------------------------------|
| Sym              | Parameter                               | Min   | Тур | Max  | Unit | Conditions                     |
| t51              | Rcv Packet Start To                     |       |     | 200  | ns   | 100 Mbits/s                    |
|                  | COL Assert Time                         |       |     | 700  | ns   | 10 Mbits/s                     |
| t52              | Rcv Packet Stop To<br>COL Deassert Time | 130   |     | 240  | ns   | 100 Mbits/s                    |
|                  | COL Deasseit Tille                      |       |     | 300  | ns   | 10 Mbits/s                     |
| t53              | Xmt Packet Start To<br>COL Assert Time  |       |     | 200  | ns   | 100 Mbits/s                    |
|                  | COL ASSERT TIME                         |       |     | 700  | ns   | 10 Mbits/s                     |
| t54              | Xmt Packet Stop To                      |       |     | 240  | ns   | 100 Mbits/s                    |
|                  | COL Deassert Time                       |       |     | 300  | ns   | 10 Mbits/s                     |
| t55              | PLEDn Delay Time                        |       |     | 25   | ms   | PLEDn programmed for collision |
| t56              | PLEDn Pulse Width                       | 80    |     | 105  | ms   | PLEDn programmed for collision |
| t57              | Collision Test Assert Time              |       |     | 5120 | ns   |                                |
| t58              | Collision Test Deassert Time            |       |     | 40   | ns   |                                |
| t59              |                                         |       |     | 300  | ns   | 100 Mbits/s                    |
|                  | JAM Packet Start During JAM             |       |     | 800  | ns   | 10 Mbits/s                     |
| t60 <sup>1</sup> | COL Rise And Fall Time                  |       |     | 10   | ns   |                                |

<sup>1.</sup> Timing not shown

Figure 6.9 Collision Timing, Receive (100 Mbits/s)



Figure 6.10 Collision Timing, Receive (10 Mbits/s)



Figure 6.11 Collision Timing, Transmit (100 Mbits/s)



Same as MII 100 Mbits

Figure 6.12 Collision Timing, Transmit (10 Mbits/s)



Figure 6.13 Collision Test Timing



Figure 6.14 JAM Timing



FBI 100 Mbits/s

Same as MII 100 Mbits

## 6.3.5 Link Pulse Timing Characteristics

Table 6.12 shows the Link Pulse AC timing parameters. See Figure 6.15 and Figure 6.16 for the Link Pulse timing diagrams.

Table 6.12 Link Pulse Timing

|     |                                                                                |      | Limit  |      |                |                           |  |
|-----|--------------------------------------------------------------------------------|------|--------|------|----------------|---------------------------|--|
| Sym | Parameter                                                                      |      | Тур    | Max  | Unit           | Condition                 |  |
| t61 | NLP Transmit Link Pulse Width                                                  | See  | Figure | 2.7  | ns             |                           |  |
| t62 | NLP Transmit Link Pulse Period                                                 | 8    |        | 24   | ms             |                           |  |
| t63 | NLP Receive Link Pulse Width Required For Detection                            | 50   |        |      | ns             |                           |  |
| t64 | NLP Receive Link Pulse Minimum<br>Period Required For Detection                | 6    |        | 7    | ms             | link_test_min             |  |
| t65 | NLP Receive Link Pulse Maximum<br>Period Required For Detection                | 50   |        | 150  | ms             | link_test_max             |  |
| t66 | NLP Receive Link Pulses Required<br>To Exit Link Fail State                    | 3    | 3      | 3    | Link<br>Pulses | lc_max                    |  |
| t67 | FLP Transmit Link Pulse Width                                                  | 100  |        | 150  | ns             |                           |  |
| t68 | FLP Transmit Clock Pulse To Data<br>Pulse Period                               | 55.5 | 62.5   | 69.5 | μs             | interval_timer            |  |
| t69 | FLP Transmit Clock Pulse To Clock<br>Pulse Period                              | 111  | 125    | 139  | μs             |                           |  |
| t70 | FLP Transmit Link Pulse Burst<br>Period                                        | 8    |        | 22   | ms             | transmit_link_burst_timer |  |
| t71 | FLP Receive Link Pulse Width Required For Detection                            | 50   |        |      | ns             |                           |  |
| t72 | FLP Receive Link Pulse Minimum<br>Period Required For Clock Pulse<br>Detection | 5    |        | 25   | μs             | flp_test_min_timer        |  |
| t73 | FLP Receive Link Pulse Maximum<br>Period Required For Clock Pulse<br>Detection | 165  |        | 185  | μs             | flp_test_max_timer        |  |
| t74 | FLP Receive Link Pulse Minimum<br>Period Required For Data Pulse<br>Detection  | 15   |        | 47   | μs             | data_detect_min_timer     |  |
| t75 | FLP Receive Link Pulse Maximum<br>Period Required For Data Pulse<br>Detection  | 78   |        | 100  | μs             | data_detect_max_timer     |  |

Table 6.12 Link Pulse Timing (Cont.)

|     |                                                                                                        |      | Limit |      |                |                         |
|-----|--------------------------------------------------------------------------------------------------------|------|-------|------|----------------|-------------------------|
| Sym | Parameter                                                                                              | Min  | Тур   | Max  | Unit           | Condition               |
| t76 | FLP Receive Link Pulses Required<br>To Detect Valid FLP Burst                                          | 17   |       | 17   | Link<br>Pulses |                         |
| t77 | FLP Receive Link Pulse Burst<br>Minimum Period Required For<br>Detection                               | 5    |       | 7    | ms             | nlp_test_min_timer      |
| t78 | FLP Receive Link Pulse Burst<br>Maximum Period Required For<br>Detection                               | 50   |       | 150  | ms             | nlp_test_max_timer      |
| t79 | FLP Receive Link Pulses Bursts<br>Required To Detect AutoNegotiation<br>Capability                     | 3    | 3     | 3    | Link<br>Pulse  |                         |
| t80 | FLP Receive Acknowledge Fail<br>Period                                                                 | 1200 |       | 1500 | ms             |                         |
| t81 | FLP Transmit Renegotiate Link Fail<br>Period                                                           | 1200 |       | 1500 | ms             | break_link_timer        |
| t82 | NLP Receive Link Pulse Maximum<br>Period Required For Detection After<br>FLP Negotiation Has Completed | 750  |       | 1000 | ms             | link_fail_inhibit_timer |

Figure 6.15 NLP Link Pulse Timing



### Figure 6.16 FLP Link Pulse Timing

#### a. Transmit FLP and Transmit FLP Burst



#### b. Receive FLP



#### c. Receive FLP Burst



## 6.3.6 Jabber Timing Characteristics

Table 6.13 shows the Jabber AC timing parameters. See Figure 6.17 for the Jabber timing diagram.

Table 6.13 Jabber Timing

|     |                                | Limit |     |     |      |            |
|-----|--------------------------------|-------|-----|-----|------|------------|
| Sym | Parameter                      | Min   | Тур | Max | Unit | Conditions |
| t91 | Jabber Activation Delay Time   | 50    |     | 100 | ms   | 10 Mbits/s |
| t92 | Jabber Deactivation Delay Time | 250   |     | 750 | ms   | 10 Mbits/s |

Figure 6.17 Jabber Timing



# 6.4 LED Driver Timing Characteristics

Table 6.14 shows the Jabber AC timing parameters. See Figure 6.18 for the LED timing diagram.

Table 6.14 LED Driver Timing

|     |                     | Limit |     |     |      |                                   |
|-----|---------------------|-------|-----|-----|------|-----------------------------------|
| Sym | Parameter           | Min   | Тур | Max | Unit | Conditions                        |
| t96 | PLED[5:0]n On Time  | 80    |     | 105 | ms   | PLED[5:0]n<br>programmed to blink |
| t97 | PLED[5:0]n Off Time | 80    |     | 105 | ms   | PLED[5:0]n<br>programmed to blink |

Figure 6.18 LED Driver Timing



## 6.4.1 MI Serial Port Timing Characteristics

Table 6.15 shows the MI Serial Port AC timing parameters. See Figure 6.19 and Figure 6.20 for the associated timing diagram.

Table 6.15 MI Serial Port Timing

|      |                                               | Limit |     |     |        |                                                |
|------|-----------------------------------------------|-------|-----|-----|--------|------------------------------------------------|
| Sym  | Parameter                                     | Min   | Тур | Max | Unit   | Conditions                                     |
| t101 | MDC High Time                                 | 20    |     |     | ns     |                                                |
| t102 | MDC Low Time                                  | 20    |     |     | ns     |                                                |
| t103 | MDIO Setup Time                               | 10    |     |     | ns     | Write bits                                     |
| t104 | MDIO Hold Time                                | 10    |     |     | ns     | Write bits                                     |
| t105 | MDC To MDIO Delay                             |       |     | 20  | ns     | Read bits                                      |
| t106 | MDIO Hi-Z To Active Delay                     |       |     | 20  | ns     | Write-Read Bit<br>Transition                   |
| t107 | MDIO Active To HI-Z Delay                     |       |     | 20  | ns     | Read-Write bit transition                      |
| t108 | Frame Delimiter (Idle)                        | 32    |     |     | Clocks | Number of consecutive MDC clocks with MDIO = 1 |
| t109 | End Of Frame To MDINTn<br>Transition          |       |     | 100 | ns     |                                                |
| t110 | MDC To MDIO Interrupt<br>Pulse Assert Delay   |       |     | 100 | ns     |                                                |
| t111 | MDC To MDIO Interrupt<br>Pulse Deassert Delay |       |     | 100 | ns     |                                                |

Figure 6.19 MI Serial Port Timing



Figure 6.20 MDIO Interrupt Pulse Timing



# 6.5 Pinouts and Package Drawings

This section contains the alphabetical and numerical pin listings for the L80223 as well as its pinouts and package drawing.

#### 6.5.1 Pinouts

Table 6.16 and Table 6.17 contain the list of L80223 signals. The first table lists the signals by category and the second lists them by pin number.

Table 6.16 L80223 Pin List (by Signal Category)

| Pin Name            | Pin<br>Number | Description                                                                |
|---------------------|---------------|----------------------------------------------------------------------------|
| Media Interface     | •             |                                                                            |
| REXT                | 50            | Transmit Current Set                                                       |
| SD/FXDISn           | 53            | Signal Detect/FX Interface Disable                                         |
| SD_THR              | 51            | Signal Detect Input Threshold Level Set                                    |
| TPI -/FXO+          | 59            | Twisted Pair Receive Input, Negative/Fiber Pair Transmit Output, Positive  |
| TPI+/FXO-           | 58            | Twisted Pair Receive Input, Positive/Fiber Pair Transmit Output, Negative  |
| TPO-/FXI+           | 55            | Twisted Pair Transmit Output, Negative/Fiber Pair Transmit Input, Positive |
| TPO+/FXI-           | 54            | Twisted Pair Transmit Output, Positive/Fiber Pair Transmit Input, Negative |
| Controller Interfac | ce            |                                                                            |
| CRS                 | 13            | Carrier Sense Output                                                       |
| OSCIN               | 42            | Clock Oscillator Input                                                     |
| RX_CLK              | 26            | Receive Clock Output                                                       |
| RX_DV               | 14            | Receive Data Valid Output                                                  |
| RX_EN/JAMn          | 27            | Receive Enable Input/JAM Input                                             |
| RX_ER/RXD4          | 18            | Receive Error Output/Fifth Receive Data Bit Output                         |
| RXD0                | 22            | Receive Data Output.                                                       |
| RXD1                | 21            | Receive Data Output.                                                       |
| RXD2                | 20            | Receive Data Output.                                                       |

Table 6.16 L80223 Pin List (by Signal Category) (Cont.)

| Pin Name         | Pin<br>Number | Description                                                  |
|------------------|---------------|--------------------------------------------------------------|
| RXD3             | 19            | Receive Data Output                                          |
| TX_CLK           | 34            | Transmit Clock Output                                        |
| TX_EN            | 40            | Transmit Enable Input                                        |
| TX_ER/TXD4       | 39            | Transmit Error Input/Fifth Transmit Data Bit Input           |
| TXD0             | 35            | Transmit Data Input.                                         |
| TXD1             | 36            | Transmit Data Input.                                         |
| TXD2             | 37            | Transmit Data Input.                                         |
| TXD3             | 38            | Transmit Data Input                                          |
| Management Inter | rface (MI)    |                                                              |
| MDC              | 10            | Management Interface (MI) Clock Input                        |
| MDIO             | 11            | Management Interface (MI) Data Input/Output                  |
| MDINTn/MDA4n     | 9             | Management Interface (MI) Data Input/Output                  |
| PLED0n/MDA0n     | 61            | Programmable LED Output /Management Interface Address Input. |
| PLED1n/MDA1n     | 62            | Programmable LED Output /Management Interface Address Input  |
| PLED2n/MDA2n     | 3             | Programmable LED Output /Management Interface Address Input  |
| PLED3n/MDA3n     | 4             | Programmable LED Output /Management Interface Address Input  |
| PLED4n           | 2             | Programmable LED Output                                      |
| PLED5n           | 63            | Programmable LED Output                                      |
| Miscellaneous    |               |                                                              |
| ANEG             | 30            | AutoNegotiation Input                                        |
| COL              | 12            | Collision Output                                             |
| DPLX             | 29            | Full/Half Duplex Select Input                                |
| RESETn           | 44            | Reset Input                                                  |
| RPTR             | 24            | Repeater Mode Enable Input                                   |
| SPEED            | 28            | Speed Select Input                                           |

Table 6.16 L80223 Pin List (by Signal Category) (Cont.)

| Pin Name          | Pin<br>Number | Description                    |
|-------------------|---------------|--------------------------------|
| Power             |               |                                |
| V <sub>DD</sub> 1 | 56            | Positive Supply. 3.3V 5% Volts |
| V <sub>DD</sub> 2 | 57            |                                |
| V <sub>DD</sub> 3 | 7             |                                |
| V <sub>DD</sub> 4 | 8             |                                |
| V <sub>DD</sub> 5 | 25            |                                |
| V <sub>DD</sub> 6 | 32            |                                |
| Ground            |               |                                |
| GND1              | 52            | Ground                         |
| GND2              | 60            |                                |
| GND3              | 6             |                                |
| GND4              | 41            |                                |
| GND5              | 23            |                                |
| GND6              | 31            |                                |
| No Connection     |               |                                |
| NC                | 1             | No Connection                  |
| NC                | 5             |                                |
| NC                | 15            |                                |
| NC                | 16            |                                |
| NC                | 17            |                                |
| NC                | 33            |                                |
| NC                | 43            |                                |
| NC                | 45            |                                |
| NC                | 46            |                                |
| NC                | 47            |                                |
| NC                | 49            |                                |
| NC                | 48            |                                |
| NC                | 64            |                                |

Table 6.17 L80223 Pin List (by Pin Number)

| Pin<br>Number | Pin Name     | Description                                                 |
|---------------|--------------|-------------------------------------------------------------|
| 1             | NC           | No Connection                                               |
| 2             | PLED4n       | Programmable LED Output                                     |
| 3             | PLED2n/MDA2n | Programmable LED Output /Management Interface Address Input |
| 4             | PLED3n/MDA3n | Programmable LED Output /Management Interface Address Input |
| 5             | NC           | No Connect                                                  |
| 6             | GND3         | Ground                                                      |
| 7             | VDD3         | Positive Supply. 3.3V 5% Volts                              |
| 8             | VDD4         | Positive Supply. 3.3V 5% Volts                              |
| 9             | MDINTn/MDA4n | Management Interface (MI) Data Input/Output                 |
| 10            | MDC          | Management Interface (MI) Clock Input                       |
| 11            | MDIO         | Management Interface (MI) Data Input/Output                 |
| 12            | COL          | Collision Output                                            |
| 13            | CRS          | Carrier Sense Output                                        |
| 14            | RX_DV        | Receive Data Valid Output                                   |
| 15            | NC           | No Connect                                                  |
| 16            | NC           | No Connect                                                  |
| 17            | NC           | No Connect                                                  |
| 18            | RX_ER/RXD4   | Receive Error Output/Fifth Receive Data Bit Output          |
| 19            | RXD3         | Receive Data Output                                         |
| 20            | RXD2         | Receive Data Output.                                        |
| 21            | RXD1         | Receive Data Output.                                        |
| 22            | RXD0         | Receive Data Output.                                        |
| 23            | GND5         | Ground                                                      |
| 24            | RPTR         | Repeater Mode Enable Input                                  |
| 25            | VDD5         | Positive Supply. 3.3V 5% Volts                              |
| 26            | RX_CLK       | Receive Clock Output                                        |
| 27            | RX_EN/JAMn   | Receive Enable Input                                        |

Table 6.17 L80223 Pin List (by Pin Number) (Cont.)

| Pin<br>Number | Pin Name   | Description                                                                |
|---------------|------------|----------------------------------------------------------------------------|
| 28            | SPEED      | Speed Select Input                                                         |
| 29            | DPLX       | Full/Half Duplex Select Input                                              |
| 30            | ANEG       | AutoNegotiation Input                                                      |
| 31            | GND6       | Ground                                                                     |
| 32            | VDD6       | Positive Supply. 3.3V 5% Volts                                             |
| 33            | NC         | No Connect                                                                 |
| 34            | TX_CLK     | Transmit Clock Output                                                      |
| 35            | TXD0       | Transmit Data Input.                                                       |
| 36            | TXD1       | Transmit Data Input.                                                       |
| 37            | TXD2       | Transmit Data Input.                                                       |
| 38            | TXD3       | Transmit Data Input                                                        |
| 39            | TX_ER/TXD4 | Transmit Error Input/Fifth Transmit Data Bit Input                         |
| 40            | TX_EN      | Transmit Enable Input                                                      |
| 41            | GND4       | Ground                                                                     |
| 42            | OSCIN      | Clock Oscillator Input                                                     |
| 43            | NC         | No Connect                                                                 |
| 44            | RESETn     | Reset Input                                                                |
| 45            | NC         | No Connect                                                                 |
| 46            | NC         | No Connect                                                                 |
| 47            | NC         | No Connect                                                                 |
| 48            | NC         | No Connect                                                                 |
| 49            | NC         | No Connect                                                                 |
| 50            | REXT       | Transmit Current Set                                                       |
| 51            | SD_THR     | Signal Detect Input Threshold Level Set                                    |
| 52            | GND1       | Ground                                                                     |
| 53            | SD/FXDISn  | Signal Detect/FX Interface Disable                                         |
| 54            | TPO+/FXI-  | Twisted Pair Transmit Output, Positive/Fiber Pair Transmit Input, Negative |

Table 6.17 L80223 Pin List (by Pin Number) (Cont.)

| Pin<br>Number | Pin Name     | Description                                                                |
|---------------|--------------|----------------------------------------------------------------------------|
| 55            | TPO-/FXI+    | Twisted Pair Transmit Output, Negative/Fiber Pair Transmit Input, Positive |
| 56            | VDD1         | Positive Supply. 3.3V 5% Volts                                             |
| 57            | VDD2         | Positive Supply. 3.3V 5% Volts                                             |
| 58            | TPI+/FXO-    | Twisted Pair Receive Input, Positive/Fiber Pair Transmit Output, Negative  |
| 59            | TPI -/FXO+   | Twisted Pair Receive Input, Negative/Fiber Pair Transmit Output, Positive  |
| 60            | GND2         | Ground                                                                     |
| 61            | PLED0n/MDA0n | Programmable LED Output /Management Interface Address Input.               |
| 62            | PLED1n/MDA1n | Programmable LED Output /Management Interface Address Input                |
| 63            | PLED5n       | Programmable LED Output                                                    |
| 64            | NC           | No Connect                                                                 |

### 6.5.2 L80223 Pin Layout

Figure 6.21 shows the pin layout for the L80223 package.

Figure 6.21 L80223 64-Pin LQFP, Top View



Note: NC pins are not connected.

# 6.6 Mechanical Drawing

This section contains the mechanical drawing for the L80223 64-pin LQFP package.

Figure 6.22 64-Pin LQFP Mechanical Drawing



Important: This drawing may not be the latest version.

# Appendix A Application Information

This appendix contains application information for the device. It contains the following sections:

- Section A.1, "Example Schematics"
- Section A.2, "TP Transmit Interface"
- Section A.3, "TP Receive Interface"
- Section A.4, "TP Transmit Output Current Set"
- Section A.5, "Cable Selection"
- Section A.6, "Transmitter Droop"
- Section A.7. "Automatic JAM"
- Section A.8. "FX Interface"
- Section A.9, "MII Controller Interface"
- Section A.10, "FBI Controller Interface"
- Section A.11, "Serial Port"
- Section A.12, "Oscillator"
- Section A.13. "LED Drivers"
- Section A.14, "Repeater Applications"
- Section A.15, "Power Supply Decoupling"

# A.1 Example Schematics

A typical example schematic of the L80223 used in an network interface adapter card application is shown in Figure A.1; a switching port application is shown in Figure A.2; and an external PHY application is shown in Figure A.3.

Figure A.1 Typical Network Interface Adapter Card Schematic Using the L80223



Figure A.2 Typical Switching Port Schematic Using L80223



1.5 KΩ \$5% VDD [6:1] TX\_CLK TXD3 TXD2 TPO+ TXD1 RJ45 TXD0 2 TPO-MII TX\_EN Connectors TX\_ER 5 **≥** 75 COL RX\_CLK 8 1:1 RXD3 RXD2 RXD1 RXD0 TPI+ CRS 25 RX\_DV 1% RX\_ER 75 MDC 0.01 MDIO L80223 25 0.01 Optional 2 ΚΩ MDINTn Optional TPI-RX\_EN/JAMn Optional 25 RESETn PLED5n PLED4n 6X

**REXT** 

10 KΩ

1%

PLED3n

PLED2n

PLED1n

PLED0n

OSCIN

**SPEED** 

DPLX

**ANEG** 

GND [6:1]

Optional

500

25 MHz

System Clock

Pinstrap to

VDD or GND

Figure A.3 Typical External PHY Schematic Using L80223

## A.2 TP Transmit Interface

The interface between the TP outputs on TPO $\pm$  and the twisted pair cable is typically transformer coupled and terminated with the two resistors as shown in Figure A.1 through Figure A.3.

The transformer for the transmitter should have a winding ratio of 1:1 with a center tap on the primary winding tied to  $V_{DD}$ , as shown in Figure A.1 through Figure A.3. The specifications for the transformer are shown in Table A.1. Sources for the transformer are listed in Table A.2.

Table A.1 TP Transformer Specification

|                         | Specification |         |  |
|-------------------------|---------------|---------|--|
| Parameter               | Transmit      | Receive |  |
| Turns Ratio             | 1:1 CT        | 1:1     |  |
| Inductance, ( HMin)     | 350           | 350     |  |
| Leakage Inductance, (H) | 0.05–0.15     | 0.0-0.2 |  |
| Capacitance (pF Max)    | 15            | 15      |  |
| DC Resistance (Ω Max)   | 0.4           | 0.4     |  |

Table A.2 TP Transformer Sources<sup>1</sup>

| Vendor | Part Number                                     |
|--------|-------------------------------------------------|
| PULSE  | H1089, H1102                                    |
| BEL    | S558-5999-J9, 558-5999-46                       |
| HALO   | TG22-3506ND TG110-S050N2                        |
| PCA    | EPF8017GH                                       |
| МІДСОМ | mod2 <sub>TM</sub> technology 0510 <sup>2</sup> |

<sup>1.</sup> H1089, S558-5999-46, EPF8017GH and TG22-3506ND are pin compatible. Please contact the transformer vendor for additional information.

<sup>2.</sup> RJ-45 connector with integrated magnetics and LEDs

The transmit output must be terminated with two external termination resistors to meet the output impedance and return loss requirements of IEEE 802.3. These two external resistors must be connected between V<sub>DD</sub> and each of the TPO± outputs. Their value should be chosen to provide the correct termination impedance when looking back through the transformer from the twisted-pair cable, as shown in Figure A.1 through Figure A.3. The value of these two external termination resistors depends on the type of cable the device drives. Refer to Section A.5, "Cable Selection," page A-8 for more details.

To minimize common mode output noise and to aid in meeting radiated emissions requirements, it may be necessary to add a common-mode choke on the transmit outputs as well as add common-mode bundle termination. The qualified transformers mentioned in Table A.2 all contain common-mode chokes along with the transformers on both the transmit and receive sides, as shown in Figure A.1 through Figure A.3. Common-mode bundle termination may be needed and can be achieved when the unused pairs in the RJ45 connector are connected to chassis ground through 75 ohm resistors and a 0.01  $\mu$ F capacitor, as shown in Figure A.1 through Figure A.3.

To minimize noise pickup into the transmit path in a system or on a PCB, the loading on TPO± should be minimized, and both outputs should always be loaded equally.

## A.3 TP Receive Interface

Receive data is typically transformer coupled into the receive inputs on TPI± and terminated with external resistors as shown in Figure A.1 through Figure A.3.

The transformer for the receiver should have a winding ratio of 1:1, as shown in Figure A.1 through Figure A.3. The specifications for this transformer are shown in Table A.1 and sources for the transformer are listed in Table A.2.

The receive input must be terminated with the correct termination impedance to meet the input impedance and return loss requirements of IEEE 802.3. In addition, the receive TP inputs must be attenuated. Both the termination and attenuation is accomplished with four external resistors in series across the TPI± inputs, as shown in Figure A.1 through

Figure A.3. Each resistor should be 25% of the total series resistance, and the total series resistance should be equal to the characteristic impedance of the cable (100  $\Omega$  for UTP, 150  $\Omega$  for STP). It is also recommended that a 0.01 Fcapacitor be placed between the center of the series resistor string and  $V_{DD}$  to provide an AC ground for attenuating common mode signal at the input. This capacitor is also shown in Figure A.1 through Figure A.3.

To minimize common mode input noise and to aid in meeting susceptibility requirements, it may be necessary to add a common-mode choke on the receive input as well as add common-mode bundle termination. The qualified transformers mentioned in Table A.2 all contain common-mode chokes along with the transformers on both the transmit and receive sides, as shown in Figure A.1 through Figure A.3. Common-mode bundle termination may be needed and can be achieved when the receive secondary center tap and the unused pairs in the RJ45 connector are connected to chassis ground through 75  $\Omega$  resistors and a 0.01 Fcapacitor, as shown in Figure A.1 through Figure A.3.

To minimize noise pickup into the receive path in a system or on a PCB, loading on TPI should be minimized and both inputs should be loaded equally.

# A.4 TP Transmit Output Current Set

The TPO± output current level is set with an external resistor connected between the REXT pin and GND. This output current is determined from the following equation, where R is the value of REXT:

```
I_{out} = (10K/R) I_{ref}

Where

Ir_{ef} = 40 mA (100 Mbits/s, UTP)

= 32.6 mA (100 Mbits/s, STP)

= 100 mA (10 Mbits/s, UTP)

= 81.6 mA (10 Mbits/s, STP)
```

REXT should typically be a 10 k $\Omega$  1% resistor to meet IEEE 802.3 specified levels. Once REXT is set for the 100 Mbits/s and UTP modes as shown by the equation above, I<sub>ref</sub> is then automatically changed inside the device when the 10 Mbits/s mode or UTP120/STP150 modes are selected.

Keep REXT as close to the REXT and GND pins as possible to reduce noise pickup into the transmitter.

Because the TP output is a current source, capacitive and inductive loading can reduce the output voltage from the ideal level. Thus, in actual application, it might be necessary to adjust the value of the output current to compensate for external loading. One way to adjust the TP output level is to change the value of the external resistor connected to REXT.

A better way to adjust the TP output level is to use the Transmit Level Adjust register bits (TLVL[3:0]) accessed through the MI serial port Configuration 1 register. These four bits can adjust the output level by -14% to +16% in 2% steps as described in Table 2.6.

## A.5 Cable Selection

The L80223 can drive two different cable types:

- 100 ohm unshielded twisted-pair, Category 5, or
- 150 ohm shielded twisted-pair.

The L80223 must be properly configured for the type of cable to meet the return loss specifications in IEEE 802.3. This configuration requires appropriately setting the Cable Type Select (CABLE) bit in the MI serial port Configuration 1 register and setting the value of some external resistors, as described in Table A.3.

Table A.3 Cable Configuration

|                     |           | RTERM (Ohms) |     |
|---------------------|-----------|--------------|-----|
| Cable Type          | CABLE Bit | TPO          | TPI |
| 100 Ohm UTP, Cat. 5 | UTP       | 50           | 100 |
| 150 Ohm STP         | STP       | 75           | 150 |

The CABLE bit sets the output current level for the cable type. RTERM in Table A.3 is the value of the termination resistors needed to meet the level and return loss requirements. The value for RTERM on the TPO+/– outputs is for the two external termination resistors connected from V<sub>DD</sub> to TPO+/–. Each value for RTERM on the TPI+/– inputs is for the sum of the four series resistors across TPI+/–, as shown in Figure A.1– Figure A.3. These resistors should be 1% tolerance. Also note that some output level adjustment may be necessary due to parasitics as described in Section A.4, "TP Transmit Output Current Set," page A-7.

IEEE 802.3 specifies that 10BASE-T and 100BASE-TX operate over twisted-pair cable lengths of between 0–100 meters. The squelch levels can be reduced by 4.5 dB if the Receive Input Level Adjust bit (RLVL0) is set in the MI serial port Configuration 1 register. This allows the L80223 to operate with up to 150 meters of twisted-pair cable. The equalizer is already designed to accommodate between 0–125 meters of cable.

# A.6 Transmitter Droop

The IEEE 802.3 specification has a transmit output droop requirement for 100BASE-TX. Because the L80223 TP output is a current source, it has no perceptible droop by itself. However, the inductance of the transformer added to the device transmitter output as shown in Figure A.1 through Figure A.3 causes droop to appear at the transmit interface to the TP wire. If the transformer connected to the L80223 outputs meets the requirements of Table A.1, the transmit interface to the TP cable then meets the IEEE 802.3 droop requirements.

## A.7 Automatic JAM

The L80223 has a JAM generation feature that automatically transmits a JAM packet when receive activity is detected. This feature is primarily designed to give the user a means to easily implement half-duplex flow control. In a typical application, a watermark signal from a system FIFO or memory is be tied directly to the JAMn pin. When the system FIFO is nearly full and more data is being received, the device automatically

Transmitter Droop A-9

transmits a JAM packet and creates a collision, which causes the far end device to back off, allowing time for the system FIFO to empty itself.

The JAM generation feature requires that the RX\_EN/JAMn pin be programmed for JAM. To do this, set the R/J\_CFG bit in the MI serial port Configuration 2 register.

#### A.8 FX Interface

The FX interface has differential PECL inputs (FXI+/-) and outputs (FXO+/-) that are typically connected to an external fiber optic transceiver. The FX interface outputs are designed to drive 100-ohm differential loads. The FX interface can be directly coupled to either 3.3 V or 5 V fiber optic transceivers with minimum external components, as described in the following sections.

#### A.8.1 Connection to 3.3 V Transceivers

The schematic for a typical connection of the device to an external 3.3 V fiber optic transceiver is shown in Figure A.4.

The 70- and 173-ohm resistors on FXO+/– are used for 100 ohm termination and for biasing the device FXO+/– outputs to match the input range on the 3.3 V fiber optic transceiver inputs. Place these resistors as close as possible on the PCB to the fiber optic transceiver inputs. In addition, keep the parasitic loading on FXO+ and FXO– to a minimum and matched as well as possible.

The 127 and 83 ohm resistors on FXI+/– and SD/FXDISn are used for 100-ohm termination and for biasing the 3.3 V fiber optic transceiver outputs to match the input range on the device FX inputs. Place these resistors as close as possible on the PCB to the device FX inputs. In addition, keep the parasitic loading on FXI+ and FXI– to a minimum and matched as well as possible.

In the 3.3 V transceiver application, the SD\_THR pin must be tied to GND, as shown in Figure A.4. The SD\_THR pin determines the SD/FXDISn internal buffer ECL trip level. The SD/FXDISn internal buffer trip level needs to be set to VDD - 1.3 V and must be referenced to the 3.3 V supply. Connecting SD\_THR to GND causes the device to

internally set the ECL trip point on the SD/FXDISn input to  $V_{DD}-1.3$  and references it to the common 3.3 V supply.

3.3 V 3.3 V 3.3 V  $V_{DD}$  $V_{DD}$  $70\Omega$ FXO+ TXO+ 3.3 V **≥** 173Ω  $70\Omega$ FXO-TXO-3.3 V  $173\Omega$ 3.3 V Fiber L80223 Optic Fiber PHY **≤** 127Ω Transceiver FXI+ RX+ 3.3 V ≥ 83Ω **≤** 127Ω FXI-RX-3.3 V  $83\Omega$  $127\Omega$ Signal Detect SD/FXDISn Output  $83\Omega$ SD\_THR **GND REXT GND** 

Figure A.4 Connection to 3.3 V Fiber Optic Transceivers

#### A.8.2 Connection to 5 V Transceivers

The schematic for a typical connection of the device to an external 5 V transceiver is shown in Figure A.5.

FX Interface



Figure A.5 Connection to 5 V Fiber Optic Transceivers

The 62- and 263-ohm resistors on FXO+/– are used for 100-ohm termination and for biasing the 3.3 V device FXO+/– outputs to match the input range on the 5V fiber optic transceiver inputs. Place these resistors as closely as possible on the PCB to the fiber optic transceiver inputs. In addition, keep the parasitic loading on FXO+ and FXO– to a minimum and matched as well as possible.

The 83-, 57-, and 68-ohm resistors on FXI+/– and SD/FXDISn are used for 100-ohm termination and for biasing the 5V fiber optic transceiver outputs to match the input range on the 3.3V device FX inputs. Place these resistors as closely as possible on the PCB to the device FX inputs. In addition, keep the parasitic loading on FXI+ and FXI– to a minimum and matched as well as possible.

In the 5 V transceiver application, the SD\_THR pin needs to be tied to  $V_{DD}-1.3$  V, which can be done with an external resistor divider as shown in Figure A.5. The voltage on the SD\_THR pin determines the SD/FXDISn internal buffer ECL trip level. The SD/FXDISn internal buffer trip level needs to be set to VDD -1.3 V and must be referenced to the fiber optic transceiver 5 V supply. Using a resistor divider from the fiber optic transceiver 5 V supply to generate the voltage for the SD\_THR pin references the SD/FXDISn ECL trip level to the transceiver 5 V supply. This allows the device SD/FXDISn internal buffer ECL trip level to track the supply variations of the fiber optic transceiver, allowing direct connection of the fiber optic transceiver signal detect output to the device SD/FXDISn input, as shown in Figure A.5.

#### A.8.3 Disabling the FX Interface

Connecting the SD/FXDISn pin to GND disables the FX interface. When the FX interface is disabled, the TP interface is enabled, and vice versa.

## A.9 MII Controller Interface

The MII controller interface allows the L80223 to connect to any external Ethernet controller without any glue logic, provided the external Ethernet controller has an MII interface that complies with IEEE 802.3, as shown in Figure A.1 through Figure A.3.

#### A.9.1 Clocks

Standard Ethernet controllers with an MII use TX\_CLK to clock data in on TXD[3:0]. TX\_CLK is specified in IEEE 802.3 and on the L80223 to be an output. If a nonstandard controller or other digital device is used to interface to the L80223, there might be a need to clock TXD[3:0] into the L80223 on the edges of an external master clock. The master clock, in this case, would be an input to the L80223. To do this, use OSCIN as

the master clock input. Because OSCIN generates TX\_CLK inside the L80223, data on TXD[3:0] can be clocked into the L80223 on edges of output clock TX\_CLK or input clock OSCIN. In the case where OSCIN is used as the input clock, a crystal is no longer needed on OSCIN, and TX\_CLK can be left open or used for some other purpose.

## A.9.2 Output Drive

The digital outputs on the L80223 controller signals meet the MII driver characteristics specified in IEEE 802.3 (and shown in Figure A.6) if external 24.9 ohm 1% termination resistors are added. These termination resistors are only needed if the outputs must drive an MII cable or other transmission line type load, such as in the external PHY application shown in Figure A.3. If the L80223 is used in embedded applications, such as adapter cards and switching hubs (see Figure A.1 and Figure A.2), these termination resistors are not needed.

Figure A.6 MII Output Driver Characteristics



| I – V          | I (mA) | V (Volts) |
|----------------|--------|-----------|
| $I_1, -V_1$    | -20    | 1.10      |
| $I_2$ , $-V_2$ | -4     | 2.40      |
| $I_3$ , $-V_3$ | 4      | 0.40      |
| $I_4, -V_4$    | 43     | 3.05      |

#### A.9.3 MII Disable

Setting the MII disable bit (MII\_DIS) in the MI serial port Control register places the MII outputs in the high-impedance state and the disables the MII inputs. When this bit is set to the disable state, the TP outputs are also disabled and transmission is inhibited. The default value of this bit when the device powers up or is reset is dependent on the physical device address. If the device address latched into MDA[4:0] at reset is 0b11111, it is assumed that the device is being used in applications where there may be more than one device sharing the MII bus, such as in the use of external PHYs or adapter cards. In this case, the device powers up with the MII interface disabled. If the device address latched into MDA[4:0] at reset is not 0b11111, it is assumed that the device is being used in application where it is the only device on the MII bus, such

as in the use of hubs, so the device powers up with the MII interface enabled.

#### A.9.4 Receive Output Enable

The receive output enable pin, RX\_EN, forces the receive and collision MII/FBI outputs into the high-impedance state. More specifically, when RX\_EN is deasserted, the RX\_CLK, RXD[3:0], RX\_DV, RX\_ER, and COL pins are placed in a high-impedance state.

RX\_EN can be used to "wire OR" the outputs of many L80223 devices in multiport applications where only one device may be receiving at a time, such as in a repeater application. Monitoring the CRS pin from each individual port enables the repeater to assert RX\_EN only to that L80223 device that is receiving data. The method reduces, by eight per device, the number of pins and PCB traces a repeater core IC requires.

Clear the R/J Configuration select bit (R/J\_CFG) in the MI serial port Configuration 2 register to enable the RX\_EN function. When this bit is cleared, the RX\_EN/JAMn pin becomes RX\_EN.

#### A.10 FBI Controller Interface

The FBI (Five Bit Interface) controller interface has the same characteristics as that of the MII except that the data path is five bits wide instead of 4 bits wide. The five-bit wide data path is automatically enabled when the 4B5B encoder is bypassed. Because the encoder/decoder is bypassed, the FBI is used primarily for repeaters or other applications where the full PHY is not needed. For more details about the FBI, see Section A.14, "Repeater Applications," page A-21.

## A.11 Serial Port

The L80223 uses an MI serial port to access the device registers. Any external device that has a IEEE 802.3 compliant MI interface can connect directly to the L80223 without any glue logic, as shown in Figure A.1 through Figure A.3.

As described earlier, the MI serial port consists of eight signals: MDC, MDIO, MDINTn, and MDA[4:0]n. However, only two signals, MDC and MDIO, are needed to shift data in and out. MDA[4:0]n are not needed, but are provided for convenience only.

Note that the MDA[4:0]n addresses are inverted inside the L80223 before going to the MI serial port block. This means that the MDAn[4:0] pins would have to be pin strapped to 0b11111 externally to successfully match the MI physical address of 0b0000 on the PHYAD[4:0] bits internally.

## A.11.1 Polling and Interrupt

The device status bits can be monitored in one of two ways:

- polling the serial port, or
- responding to interrupts.

The polling method reads the registers at regular intervals and compares the status bits to their previous values to determine any changes. To make polling simpler, all the registers can be accessed in a single read or write cycle. To do this, set the register address bits REGAD[4:0] to 0b11111 and add enough clocks to read out all the bits (provided the multiple-register access feature has been enabled).

The interrupt feature detects changes in the status output bits without register polling. When the device asserts an interrupt, it indicates that one or more of the status output bits has changed since the last read cycle. There are three interrupt output indicators on the device:

- MDINTn pin assertion
- Interrupt pulse on MDIO
- INT bit set in the MI serial port Status Output register.

An external device can use the interrupt indications to initiate a read cycle. When an interrupt is detected, the individual registers (or multiple registers) can be read out and the status bits compared against their previous values to determine any changes. After the interrupt bits have been read out, the interrupt signals are automatically deasserted.

A mask register bit exists for every status output bit in the MI serial port Interrupt Mask register so that the interrupt bits can be individually programmed for each application.

#### A.11.2 Multiple Register Access

If the MI serial port needs to be constantly polled in order to monitor changes in status output bits, or if it is desired that all registers be read or written in a single serial port access cycle, multiple register access mode can be used. Multiple-register access allows access to all registers in a single MI serial port access cycle. When multiple-register access is enabled, all the registers are read or written when the register address REGAD[4:0] = 0b11111. This eliminates the need to read or write registers individually. Multiple-register access mode is normally disabled. To enable it, set the Multiple Register Access Enable (MREG) bit in the MI serial port Configuration 2 register.

## A.11.3 Serial Port Addressing

Tying the MDA[4:0]n pins to the desired value selects the device address for the MI serial port. MDA[4:0]n share the same pins as the LED outputs, as shown in Figure A.7a. At powerup or reset, the output drivers are 3-stated for an interval called the power-on reset time. During the power-on reset interval, the value on these pins is latched into the device, inverted, and used as the MI serial port address. The LED outputs are open-drain with internal pullup to  $V_{\rm DD}$ .

If an LED is to be connected on an LED output, an LED and resistor are tied to  $V_{DD}$  as shown in Figure A.6b. To set an address bit HIGH, the LED to  $V_{DD}$  connection automatically makes the latched address value a HIGH. To set an address bit LOW, a 50 K $\Omega$  resistor to GND must be added as shown in Figure A.6b.

If no LEDs are needed on the LED outputs, the selection of addresses can be done as shown in Figure A.6c. To set an address bit HIGH, tie the pin to  $V_{DD}$ . The pin is then pulled HIGH during power-on reset time and latches in a HIGH address value. To set an address bit LOW, connect each of the LED and MDINTn output pins through a 50 K $\Omega$  resistor to GND.

The 50K resistor also allows the MDINTn and PLED[3:0] pins to be used as digital outputs under normal conditions.

#### Figure A.7 Serial Device Port Address Selection

#### a. Output Driver/Input Address Correspondence



#### b. Setting Address with LEDs



#### c. Setting Address without LEDs



## A.12 Oscillator

The L80223 requires a 25 MHz reference frequency for internal signal generation. This 25 MHz reference frequency can be generated from an external 25 MHz crystal connected between OSCIN and GND or from applying an external 25 MHz clock to OSCIN.

If a crystal oscillator is used, it must be a high-capacitance crystal, such as the Abracon ABLS or ABLS2, and it can be added between the OSCIN pin and GND, as shown in Figure A.8.

Figure A.8 Connecting the L80223 to a High-Capacitance Crystal



If a non high-capacitance crystal is used, a 47-pF capacitor must be added between the crystal and GND, as shown in Figure A.9.

Figure A.9 Connecting the L80223 to a Non High-Capacitance Crystal



The reason for using a 47-pF capacitor is that the resonant frequency depends on the load capacitance the crystal sees. Because the chip load capacitance is fairly high (around 30 pF), a capacitor in series with the crystal shifts the frequency back to the desired value. Adding a serial capacitor is a robust and practical approach to solving any frequency offset problem without degrading oscillator performance.

If a non high-capacitance crystal is used, it must have the characteristics shown in Table A.4, and a series capacitor must be added as shown in Figure A.9. The crystal must be placed as close as possible to the OSCIN and GND pins so that parasitics on OSCIN are kept to a minimum.

Table A.4 Non High-Capacitance Crystal Specifications

| Parameter                    | Spec              |
|------------------------------|-------------------|
| Туре                         | Parallel Resonant |
| Frequency                    | 25 MHz ± 0.01%    |
| Equivalent Series Resistance | 40 Ω max          |
| Load Capacitance             | 18 pF typical     |
| Case Capacitance             | 7 pF maximum      |
| Power Dissipation            | 1 mW maximum      |

#### A.13 LED Drivers

The LED outputs can all drive LEDs tied to  $V_{DD}$  as shown in Figure A.1 through Figure A.3. The outputs can drive LEDs tied to either  $V_{DD}$  or GND. See Section 2.3.14, "LED Drivers," page 2-35 for more details on LED operation.

## A.14 Repeater Applications

This section describes how to set up the L80223 to act as a repeater.

## A.14.1 MII-Based Repeaters

Using the standard MII as the interface to the repeater core, the L80223 can be used as the physical interface for MII-based repeaters. For most repeaters, it is necessary to disable the internal CRS loopback. To do this, set the TXEB\_CRS bit in the MI serial port Configuration 1 register.

For some particular types of repeaters, it may be desirable to either enable or disable AutoNegotiation, force Half-Duplex operation, and enable either 100 Mbits/s or 10 Mbits/s operation. To configure any of these modes, set the appropriate bits in the MI serial port Control register or appropriately assert or deassert the SPEED, DUPLX, and ANEG pins on the device.

The L80223 has a RPTR pin that, when asserted, automatically configures the device for one common type of repeater application. When the RPTR pin is asserted:

- TX\_EN to CRS loopback is disabled
- AutoNegotiation is disabled
- Half-Duplex operation is selected
- 100 Mbits/s operation is selected

The MII requires 16 signals between the L80223 and a repeater core. The MII signal count to a repeater core is 16 multiplied by the number of ports, which can be quite large. The signal count between the L80223 and the repeater core can be reduced by 8 per device if the receive output pins are shared and the RX\_EN pin is used to enable only that port where CRS is asserted. Refer to Section A.9, "MII Controller Interface," page A-13 for more details about using the RX\_EN pin.

#### A.14.2 Non-MII Based Repeaters

The FBI interface available on the L80223 can be used to connect to non-MII based repeaters that employ the industry popular 5-bit wide interface.

Because the FBI is a 5-bit interface, it requires that the 4B5B encoder/decoder be bypassed. The FBI is automatically selected on the L80223 when the 4B5B encoder/decoder is bypassed. To bypass the 4B5B encoder/decoder, set the BYP\_ENC bit in the MI serial port Configuration 1 register. Some applications may also require the scrambler/descrambler to be bypassed. To bypass the scrambler/descrambler, set the BYP\_SCR bit in the MI serial port Configuration 1 register.

For most repeaters, it is necessary to disable the internal CRS loopback. To do this, set the TX\_EN to CRS loopback disable bit (TXEN\_CRS) in the MI serial port Configuration 1 register.

For some particular types of repeaters, it may be desirable to either enable or disable AutoNegotiation, force Half-Duplex operation, and enable either 100 Mbits/s or 10 Mbits/s operation. To configure any of these modes, set the appropriate bits in the MI serial port Control register.

The FBI requires 16 signals between the L80223 and a repeater core. The FBI signal count to a repeater core is 16 multiplied by the number of ports, which can be quite large. The signal count between the L80223 and repeater core can be reduced by 8 per device if the receive output pins are shared and RX\_EN is used to enable only that port where CRS is asserted. Refer to Section A.9, "MII Controller Interface," page A-13 for more details about using the RX\_EN pin.

#### A.14.3 Clocks

Normally, transmit data over the MII is clocked into the L80223 on the edge of the transmit output clock (TX\_CLK). It may be desirable or necessary in some repeater applications to clock in the transmit data from a master clock generated at the repeater core. This requires that transmit data (TXD[3:0]) be clocked into the device on edges of the OSCIN input clock.

Notice from the timing diagrams that OSCIN generates TX\_CLK, and TXD[3:0] data is clocked into the L80223 on TX\_CLK edges. This means that TXD data is clocked in on OSCIN edges as well. Thus, an external clock driving the OSCIN input can also be used as the clock for TXD[3:0].

## A.15 Power Supply Decoupling

There are six  $V_{DD}$  pins on the L80223 and six GND pins.

All the  $V_{DD}$  pins should be connected together as closely as possible to the device with a large  $V_{DD}$  plane. If the  $V_{DD}$  pins vary in potential by even a small amount, noise and latchup can result. The  $V_{DD}$  pins should be kept to within 50 mV of each other.

All the GND pins should also be connected together as closely as possible to the device with a large ground plane. If the GND pins vary in potential by even a small amount, noise and latchup can result. The GND pins should be kept to within 50 mV of each other.

A 0.01–0.1 $\mu$ F decoupling capacitor should be connected between each V<sub>DD</sub>/GND set as closely as possible to the device pins, preferably within 0.5 inches. The value should be chosen based on whether the noise from V<sub>DD</sub>-GND is high- or low-frequency. A conservative approach would be to use two decoupling capacitors on each V<sub>DD</sub>/GND set, one 0.1 $\mu$ f for

low-frequency and one  $0.001\mu f$  for high-frequency noise on the power supply.

The  $V_{DD}$  connection to the transmit transformer center tap shown in Figure A.1 through Figure A.3 has to be well decoupled to minimize common mode noise injection from the supply into the twisted-pair cable. It is recommended that a 0.01  $\mu$ F decoupling capacitor be placed between the center tap  $V_{DD}$  and the GND plane. This decoupling capacitor should be physically placed as close as possible to the transformer center tap, preferably within 0.5 inches.

The PCB layout and power supply decoupling discussed above should provide sufficient decoupling to achieve the following when measured at the device:

- The resultant AC noise voltage measured across each V<sub>DD</sub>/GND set should be less than 100 mV p-p.
- All V<sub>DD</sub> pins should be within 50 mV p-p of each other.
- All GND pins should be within 50 mV p-p of each other.

# **Customer Feedback**

We would appreciate your feedback on this document. Please copy the following page, add your comments, and fax it to us at the number shown.

If appropriate, please also fax copies of any marked-up pages from this document.

<u>Important:</u> Please include your name, phone number, fax number, and

company address so that we may contact you directly for

clarification or additional information.

Thank you for your help in improving the quality of our documents.

#### **Reader's Comments**

Fax your comments to:

LSI Logic Corporation Technical Publications

M/S E-198

Fax: 408.433.4333

Please tell us how you rate this document: L80223 10BASE-T/100BASE-TX/FX Ethernet PHY Technical Manual. Place a check mark in the appropriate blank for each category.

|                                                                                                                                                          | Excellent   | Good  | Average  | Fair    | Poor |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|----------|---------|------|
| Completeness of information Clarity of information Ease of finding information Technical content Usefulness of examples and illustrations Overall manual |             |       |          |         |      |
| What could we do to improve                                                                                                                              | e this docu | ment? |          |         |      |
|                                                                                                                                                          |             |       |          |         |      |
|                                                                                                                                                          |             |       |          |         |      |
| If you found errors in this do<br>number. If appropriate, pleas                                                                                          |             |       | •        |         |      |
| Please complete the informa directly for clarification or ad-                                                                                            |             |       |          | contact | you  |
| Name                                                                                                                                                     |             |       | _ Date _ |         |      |
| Telephone                                                                                                                                                |             | Fax   |          |         |      |
| Title                                                                                                                                                    |             |       |          |         |      |
| Department                                                                                                                                               |             |       | Mail Sto | р       |      |
| Company Name                                                                                                                                             |             |       |          |         |      |
| Street                                                                                                                                                   |             |       |          |         |      |
| City, State, Zip                                                                                                                                         |             |       |          |         |      |