

#### **GC4116**

# MULTI-STANDARD QUAD DUC CHIP DATA SHEET

This datasheet may be changed without notice.

Texas Instruments reserves the right to make changes in circuit design and/or specifications at any time without notice. The user is cautioned to verify that datasheets are current before placing orders. Information provided by Texas Instruments is believed to be accurate and reliable. No responsibility is assumed by Texas Instruments for its use, nor for any infringement of patents or other rights of third parties which may arise from its use. No license is granted by implication or otherwise under any patent rights of Texas Instruments.

#### **REVISION HISTORY**

| Revision | Date             | Description                                                                                                                                                               |
|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.1      | February 8, 2000 | Original                                                                                                                                                                  |
| 0.2      | March 22, 2000   | Corrected typos, and miscellaneous errors.                                                                                                                                |
| 0.3      | October 31, 2000 | Rewritten throughout to reflect new modes, final design changes                                                                                                           |
| SLWS135  | April 27, 2001   | Modified to reflect Production specifications. Changes throughout.                                                                                                        |
| SLWS135A | May 15, 2002     | Modified to reflect 106 MHz clock New UMTS transmit filter response, Sum I/O gain equation corrected, Section 7.0 application notes completed. Clarifications throughout. |

| 1.0 |      | KEY FEATURES                                    | 1  |
|-----|------|-------------------------------------------------|----|
| 2.0 |      | BLOCK DIAGRAM                                   | 1  |
| 3.0 |      | FUNCTIONAL DESCRIPTION                          | 2  |
|     | 3.1  | CONTROL INTERFACE                               | 2  |
|     | 3.2  | CHANNEL INPUT FORMAT                            | 4  |
|     | 3.3  | THE UP-CONVERTERS                               |    |
|     | 3.4  | THE OVERALL INTERPOLATION FILTER RESPONSE       | 9  |
|     | 3.5  | THE SUM TREE                                    |    |
|     | 3.6  | OVERALL GAIN                                    | 10 |
|     | 3.7  | FOUR CHANNEL RESAMPLER                          | 11 |
|     | 3.8  | SERIAL CONTROLLER                               |    |
|     | 3.9  | CLOCKING                                        | -  |
|     | 3.10 | POWER DOWN MODES                                |    |
|     | 3.11 | SYNCHRONIZATION                                 |    |
|     | 3.12 | INITIALIZATION                                  | 16 |
|     | 3.13 | DATA LATENCY                                    |    |
|     | 3.14 | DIAGNOSTICS                                     |    |
|     | 3.15 | JTAG                                            |    |
|     | 3.16 | MASK REVISION REGISTER                          | 18 |
| 4.0 |      | PACKAGING                                       | 19 |
| 5.0 |      | CONTROL REGISTERS                               | 23 |
|     | 5.1  | GLOBAL REGISTERS                                | 23 |
|     | 5.2  | PAGED REGISTERS                                 | 29 |
|     | 5.3  | FREQUENCY AND PHASE PAGES (PAGES 0 AND 1)       |    |
|     | 5.4  | INPUT GAIN PAGE (PAGE 2)                        | 31 |
|     | 5.5  | CHANNEL INPUT PAGE (PAGE 3)                     | 32 |
|     | 5.6  | RESAMPLER INPUT PAGE (PAGE 4)                   | 33 |
|     | 5.7  | I/O CONTROL PAGE (PAGE 7)                       | 34 |
|     | 5.8  | RESAMPLER CONTROL PAGE (PAGE 8)                 | 38 |
|     | 5.9  | RESAMPLER RATIO PAGE (PAGE 9)                   | 40 |
|     | 5.10 | PFIR COEFFICIENT PAGES (PAGES 16 to 31)         | 41 |
|     | 5.11 | RESAMPLER COEFFICIENT PAGES (PAGES 32-63)       | 42 |
| 6.0 |      | SPECIFICATIONS                                  |    |
|     | 6.1  | ABSOLUTE MAXIMUM RATINGS                        | 43 |
|     | 6.2  | RECOMMENDED OPERATING CONDITIONS                | 43 |
|     | 6.3  | THERMAL CHARACTERISTICS                         | 43 |
|     | 6.4  | DC CHARACTERISTICS                              | 44 |
|     | 6.5  | AC CHARACTERISTICS                              | 45 |
| 7.0 |      | APPLICATION NOTES                               |    |
|     | 7.1  | POWER AND GROUND CONNECTIONS                    | 46 |
|     | 7.2  | STATIC SENSITIVE DEVICE                         |    |
|     | 7.3  | MOISTURE SENSITIVE PACKAGE                      | 46 |
|     | 7.4  | THERMAL MANAGEMENT                              | 46 |
|     | 7.5  | REFERENCE DESIGNS                               | 47 |
|     | 7.6  | EXAMPLE PFIR FILTER SETS                        |    |
|     | 7.7  | EXAMPLE RESAMPLER CONFIGURATIONS                |    |
|     | 7.8  | NOISE ANALYSIS                                  |    |
|     | 7.9  | EXAMPLE GSM APPLICATION                         |    |
|     | 7.10 | EXAMPLE IS-136 DAMPS APPLICATION                |    |
|     | 7.11 | EXAMPLE IS-95 NB-CDMA (CDMA2000-1X) APPLICATION |    |
|     | 7.12 | EXAMPLE UMTS WB-CDMA APPLICATION                |    |
|     | 7.13 | DIAGNOSTICS                                     |    |
|     | 7.14 | OUTPUT TEST CONFIGURATION                       |    |
|     | 7.15 | INPUT TEST CONFIGURATION                        | 40 |

#### **LIST OF FIGURES**

| Figure 1:  | GC4116 Block Diagram                             | ······································ |  |  |  |  |
|------------|--------------------------------------------------|----------------------------------------|--|--|--|--|
| Figure 2:  | Normal Control I/O Timing                        |                                        |  |  |  |  |
| Figure 3:  | Edge Write Control Timing                        |                                        |  |  |  |  |
| Figure 4:  | Serial Input Formats                             |                                        |  |  |  |  |
| Figure 5:  | The Up-converter Channel                         |                                        |  |  |  |  |
| Figure 6:  | Typical PFIR Specifications                      |                                        |  |  |  |  |
| Figure 7:  | Five Stage CIC Interpolate by N Filter           |                                        |  |  |  |  |
| Figure 8:  | NCO Circuit                                      |                                        |  |  |  |  |
| Figure 9:  | Example NCO Spurs                                |                                        |  |  |  |  |
| Figure 10: | NCO Peak Spur Plot                               |                                        |  |  |  |  |
| Figure 11: | Overall Filter Response                          | 9                                      |  |  |  |  |
| Figure 12: | Resampler Channel Block Diagram                  | 1 <sup>,</sup>                         |  |  |  |  |
| Figure 13: | The Resampler's Spectral Response                | 12                                     |  |  |  |  |
| Figure 14: | Resampler Serial Output                          | 14                                     |  |  |  |  |
| Figure 15: | 160 Pin Plastic Ball Grid Array (PBGA) Package   | 19                                     |  |  |  |  |
| Figure 16: | Reference Design Without the Resampler           | 47                                     |  |  |  |  |
| Figure 17: | Reference Design Using the Resampler             | 48                                     |  |  |  |  |
|            | LIST OF TABLES                                   |                                        |  |  |  |  |
| Table 1:   | Sync Modes                                       | 10                                     |  |  |  |  |
| Table 2:   | Sync Descriptions                                | 10                                     |  |  |  |  |
| Table 3:   | Mask Revisions                                   | 18                                     |  |  |  |  |
| Table 4:   | GC4116 Pin Out Locations Top View                | 20                                     |  |  |  |  |
| Table 5:   | GLOBAL CONTROL REGISTERS                         | 23                                     |  |  |  |  |
| Table 6:   | Page Assignments                                 | 29                                     |  |  |  |  |
| Table 7:   | IO Control Page Registers (Page 5)               | 34                                     |  |  |  |  |
| Table 8:   | Resampler Control Registers                      | 38                                     |  |  |  |  |
| Table 9:   | Resampler Ratio Page                             | 40                                     |  |  |  |  |
| Table 10:  | PFIR Coefficient Pages                           | 4 <sup>-</sup>                         |  |  |  |  |
| Table 11:  | Resampler Coefficient Pages (Single filter mode) | 42                                     |  |  |  |  |
| Table 12:  | Absolute Maximum Ratings                         | 43                                     |  |  |  |  |
| Table 13:  | Recommended Operating Conditions                 | 43                                     |  |  |  |  |
| Table 14:  | Thermal Data                                     | 43                                     |  |  |  |  |
| Table 15:  | DC Operating Conditions                          | 44                                     |  |  |  |  |
| Table 16:  | AC Characteristics                               | Δ1                                     |  |  |  |  |

#### 1.0 KEY FEATURES

- Output rates up to 106 MSPS
- Four identical up-convert channels
- 16 bit real or complex inputs
- Four bit serial input ports, or memory mapped input registers
- Serial interface controller simplifies interfacing with ASICs or DSP chips
- Resampler circuit filters, pulse shapes and resamples data to allow arbitrary input to output sample rate conversion
- Interpolation factors of 32 to 5,792 in each channel 16 to 32 by combining two channels
- Independent frequency, phase and gain controls
- User programmable 63 tap input filter
- 0.02 Hz tuning resolution
- 115 dB Spur Free Dynamic Range
- 90 dB or more image rejection
- 0.07 dB gain resolution
- 0.05 dB peak to peak passband ripple
- The four channels are summed into a single output signal
- 22 bit sum I/O path to merge outputs from multiple GC4116 chips

- 8 to 22 bit 2's complement or offset binary output samples
- Accepts QPSK or QAM symbol data directly, performs transmit (pulse shape) filtering
- Performs pulse shaping and phase equalization for IS95 and CDMA2000
- Exceeds Damps, GSM, & IS95 requirements
- Supports up to two 4 Mbaud channels.
- Microprocessor interface for control
- Built in diagnostics
- Each GC4116 chip upconverts:
   Four GSM, DAMPS, or IS95 carriers, or
   Two 3X CDMA2000 carriers, or
   Two 3.84MB UMTS carriers
- Power consumption at 70 MHz, 2.5 volts: 84 mW per DAMPS channel 107 mW per GSM channel 305mW per 3.84MB UMTS channel
- Industrial temperature range (-40C to +85C)
- GC4116PB 160 ball PBGA (15mm by 15mm) package
- 3.3volt I/O voltage, 2.5volt core voltage
- JTAG Boundary Scan

#### 2.0 BLOCK DIAGRAM



Figure 1. GC4116 Block Diagram

#### 3.0 FUNCTIONAL DESCRIPTION

The GC4116 quad transmit chip contains four identical up-conversion channels. The up-convert channels accept real or complex signals, interpolate them by programmable amounts ranging from 32 to 5,792, and modulates them up to selected center frequencies. The modulated signals are then summed together and optionally summed with modulated signals from other GC4116 chips. Channels can be used in pairs to reduce the interpolation ratio down to 16 in order to process wider band input signals.

Each channel contains a user programmable input filter (PFIR) which can be used to shape the transmitted signal's spectrum, or can be used as a Nyquist transmit filter for shaping digital data such as QPSK, GMSK or QAM symbols (See Section 7 for example applications).

The up-converter channels are designed to maintain over 115 dB of spur free dynamic range. Each up-convert channel accepts 16 bit inputs (bit serial) and produces 20 bit outputs. The up-converter outputs are summed with an external 22 bit input to produce a single 22 bit output. The chip can output either real or complex data. The frequencies and phase offsets of the four sine/cosine sequence generators can be independently specified, as can the gain of each circuit. Each channel interpolates by the same amount, but can be programmed with independent PFIR coefficients. Channels can be synchronized to support beamformed or frequency hopped systems.

An independent resampler block performs resampling on up to 4 signals. The resampler has its own input and output pins so that it can be used independently from the up-convert channels. The resampler engine is identical to the one in the gc4016. It provides a user programmable filter up to 512 taps long and allows for sampling by arbitrary amounts with delay resolutions up to 64 time phases.

A serial controller block is used to generate serial clocks and frame strobes for the channel and resampler input ports. This block simplifies interfacing the GC4116 to other devices.

On chip diagnostic circuits are provided to simplify system debug and maintenance.

The chip receives configuration and control information over a microprocessor compatible bus consisting of an 8 bit data I/O port, a 5 bit address port, a chip enable strobe, a read strobe and a write strobe. The chip's 110 control registers (8 bits each) and five coefficient RAM's are memory mapped into the 5 bit address space of the control port using an internal page register.

#### 3.1 CONTROL INTERFACE

The chip is configured by writing control information into control registers within the chip. The control registers are grouped into 8 global registers and 64 pages of registers, each page containing up to 16 registers. The global registers are accessed as addresses 0 through 15. Address 15 is the page register which selects which page is accessed by addresses 16 through 31. The contents of these control registers and how to use them are described in Section 5.

The registers are written to or read from using the C[0:7], A[0:4],  $\overline{CE}$ ,  $\overline{RD}$  and  $\overline{WR}$  pins. Each control register has been assigned a unique address within the chip. This interface is designed to allow the GC4116 chip to appear to an external processor as a memory mapped peripheral (the pin  $\overline{RD}$  is equivalent to a memory chip's  $\overline{OE}$  pin).

An external processor (a microprocessor, computer, or DSP chip) can write into a register by setting A[0:4] to the desired register address, selecting the chip using the  $\overline{CE}$  pin, setting C[0:7] to the desired value and then pulsing  $\overline{WR}$  low. The data will be written into the selected register when both  $\overline{WR}$  and  $\overline{CE}$  are low and will be held when either signal goes high. An alternate "edge write" mode can be used to strobe the data into the selected register when either  $\overline{WR}$  or  $\overline{CE}$  goes high. This is useful for processors that do not guarantee valid data when the write strobe goes active, but guarantee that the data will be stable for the required set up time before the write strobe goes inactive. The edge write is necessary for these processors, as some control registers (such as most sync registers) are sensitive to transient values on the C[0:7] data bus.

To read from a control register the processor must set A[0:4] to the desired address, select the chip with the  $\overline{CE}$  pin, and then set  $\overline{RD}$  low. The chip will then drive C[0:7] with the contents of the selected register. After the processor has read the value from C[0:7] it should set  $\overline{RD}$  and  $\overline{CE}$  high. The C[0:7] pins are turned off (high impedance) whenever  $\overline{CE}$  or  $\overline{RD}$  are high or when  $\overline{WR}$  is low. The chip will only drive these pins when both  $\overline{CE}$  and  $\overline{RD}$  are low and  $\overline{WR}$  is high.

One can also ground the  $\overline{RD}$  pin and use the  $\overline{WR}$  pin as a read/write direction control and use the  $\overline{CE}$  pin as a control I/O strobe. Figure 2 shows timing diagrams illustrating both I/O modes.



Figure 2. Normal Control I/O Timing

The edge write mode, enabled by the **WRMODE** input pin, allows for rising edge write cycles. In this mode the data on the **C[0:7]** pins only need to be stable for a small setup time before the rising edge of the write strobe, and held for a small hold time afterwards. This mode is appropriate for processors that do not provide stable data before the start of the write pulse. Figure 3 shows the timing for this mode.

The setup, hold and pulse width requirements for control read or write operations are given in Section 6.0.



Figure 3. Edge Write Control Timing

#### 3.2 CHANNEL INPUT FORMAT

The input samples are 16 bits, either real or complex. The samples are input to the chip either through the bit-serial input ports, or through memory mapped control registers. The channel data request signal (CHREQ) is output from the chip to identify when the GC4116 is ready for another complex input sample or pair of real samples.

#### 3.2.1 Bit Serial Interface

The bit serial format consists of a data input pin (SIN), a bit clock pin (SCK), and a frame strobe pin (SFS) for each of the four channels (A,B,C and D), and a channel data request pin (CHREQ) which is common to all channels.

The serial channel inputs can come directly from the Four Channel Resampler by connecting the resampler's serial output ports to the channel's serial input ports, and connecting the CHREQ pin to the resampler's RSTART pin. The Resampler and its I/O interface is described in Section 3.7.

If the Resampler is not being used, then the Serial Controller can be used to generate the proper serial clocks and frame strobes fro the channel inputs. In this case CHREQ is tied to SCSTART, and then SCCK and the SCFS strobes are used to drive the serial clock and frame strobes for both the channel inputs and the channel data source (typically a DSP chip, FPGA, or ASIC).

The bit serial samples are always entered MSB first. Complex values are entered I-half first followed by the Q-half. Real values are entered as pairs of samples, with the first sample in the I-half and the second sample in the Q-half. The input accepts either pairs of 16 bit words each with its own frame strobe (the unpacked mode), or as a single 32 bit transfer with a single frame strobe (the packed mode). The bit serial input formats are shown in Figure 4

Figure 4a shows the unpacked input mode (PACKED in the input control register is low). The user provides a bit serial clock (SCK), a frame strobe (SFS) and a data bit line (SIN). The chip clocks SFS and SIN into the chip on the rising edge of SCK (or falling edge if the SCK\_POL bit in the input control register is set). The user sends a 16 bit serial input word to the GC4116 by setting SFS high (or low if SFS\_POL in the input control register is set) for one SCK clock cycle, and then transmitting the data, MSB first, on the next 16 SCK clocks. The SFS may remain high during the transfer, but must go low for one SCK cycle before the next serial word is sent. The serial sample is transferred to a parallel register on the next SCK clock. Additional SCK clocks are acceptable but are ignored. The data can be transmitted "back to back" as shown in Figure 4b as long as the SFS signal toggles low and then high as shown. If the PACKED control bit is high, then the I and Q samples (or I0 then I1 for real data) are sent as a single 32 bit word with only one SFS strobe as shown in Figure 4c.:



Figure 4. Serial Input Formats

The GC4116 input interface sends a channel data request strobe (CHREQ) when a new input sample is required for the up-converter channels. The CHREQ strobe is output from the chip every 4N clocks, where N is the interpolation ratio in the CIC filter. The pulse width of the CHREQ strobe is one CK period. The polarity of CHREQ is user programmable. The CHREQ strobe is typically connected to SCSTART of the serial request controller, or to RSTART of the resampler (See Section 3.7.9). CHREQ can also be used as an interrupt to an external device to tell it to send another input sample. The GC4116 chip must receive the last data bit at least three CK clocks before the next CHREQ strobe. See Section 3.11 for the timing relationship between  $\overline{\text{SIA}}$  and CHREQ.

The frame sync can be sent up to 9 clock cycles (CK, not SCK) before CHREQ. This is normally used when the serial interface timing is tight, i.e., the CHREQ rate is less than 34 SCK cycles, so that there is not time between CHREQ strobes to send SFS, then 32 bits and then have at least 3 CK cycles before the next CHREQ.

Very Important Note: The chip requires that SCK be active when frame sync occurs, and be active for one cycle after the last bit is sent. Serial data can be sent using only 32 SCK clocks per CHREQ period if the frame sync for the 16 bit I word (or the 32 bit I/Q word in the PACKED mode) is coincident with the last bit of the previous transfer. The Serial Controller block described in Section 3.8 can provide appropriately timed frame strobes and serial clocks.

#### 3.2.2 Memory Mapped Interface

Input samples can be entered into the chip using the control interface. Addresses 16 through 31 on page 3 are the input data registers. Note that these registers can be written to in a DMA burst, 8 bits at a time. Note that some DMA formats write samples most significant byte first. If this is the case then the DMA should write from address 31 down to address 16. The CHREQ strobe from the GC4116 chip defines when the DMA transfer can start. The transfer must

be done before the next CHREQ strobe is received. See global address 14 for handshake details.

#### 3.3 THE UP-CONVERTERS

Each up-converter channel uses a two stage interpolate by four filter and a 5 stage cascaded integrate-comb (CIC) filter to increase the sample rate of the input data up to the chip's clock rate. An NCO and mixer circuit modulates the signal up to the desired center frequency.

A block diagram of each up-convert channel is shown in Figure 5. Each input sample is multiplied by an 8 bit 2's complement gain word. The gain adjustment is GAIN/128, where the gain word (GAIN) ranges from -128 to +127. This gives a 42 dB gain adjustment range. Setting G to zero clears the channel input. A different gain can be specified for each channel. The gain values are double buffered and may be transferred to the active register on a sync. The transfer is delayed so that the new values take effect on the same sample for all channels. Gain is described in more detail in Section 3.6.

After the gain has been applied, the input samples are interpolated by a factor of 2 in a 63 tap filter with programmable coefficients (PFIR). A typical use of the PFIR is to implement matched (root-raised-cosine) transmit filters.

The PFIR will also, if desired, convert real input data to single-sideband complex data. In this mode the PFIR does not interpolate by a factor of 2. Instead it down-converts the input data by  $F_S/4$ , where  $F_S$  is the input sample rate, and low pass filters the result.

The second interpolate by 2 filter is a 31 tap compensating filter (CFIR) which both interpolates by 2 and pre-compensates for the droop associated with the CIC filter that follows it.

The CIC filter interpolates by another factor of N=(8 to 1,448) to give an overall interpolation factor of 32 to 5,792 (16 to 2,896 in the real input mode).



Figure 5. The Up-converter Channel

#### **GC4116 MULTI-STANDARD QUAD DUC CHIP**

The interpolated signal is modulated by a sine/cosine sequence generated by the NCO. In the real output mode the real part (I-half) of the complex result is saved as the channel output.

In the complex output mode the CIC interpolation is cut in half and the NCO/mixer calculates both the I-half and Q-half of the complex result. In this mode the complex output sample rate is one-half the clock rate, with the I and Q halves multiplexed together onto the same output bus.

## 3.3.1 The Programmable Interpolate By 2 Filter (PFIR)

The input samples are filtered by two stages of interpolate by 2 filtering before they are interpolated by the CIC filter. The first stage interpolate by two filter is a 63 tap filter with programmable 16 bit coefficients. The PFIR will accept either complex or real input data. If the input samples are complex, the filter doubles the input rate by inserting zeroes between each sample, and then low pass filters the result. If the input samples are real (REAL in address 1 is set), the filter translates the real samples down by F<sub>IN</sub>/4, where F<sub>IN</sub> is the input sample rate, by multiplying them by the complex sequence +1, -j, -1, +j, ..., and then lowpass filters the result. This generates a single-sideband modulation of the real input. Note that in the real input mode the data is entered as pairs of samples packed into the complex input word format (see Section 3.2). If double sideband real upconversion is desired, then the chip should be operated in the complex mode with the Q-half of each complex pair set to zero.

The PFIR filter passband must be flat in the region of the signal of interest, and have the desired out of band rejection in the region that will contain the interpolation image. Figure 6 illustrates the passband and stopband requirements of the filter.  $F_{IN}$  is the input sample rate to the channel.  $2F_{IN}$  is the output sample rate of the PFIR. A common use of the PFIR is to pulse shape digital data. The PFIR will accept QPSK, O-QPSK, PSK, PAM, OOK,  $\pi$ /4-QPSK, or QAM symbols and then filter them by the desired pulse shaping filter, which is commonlt a root-raised-cosine (RRC) filter. The symbols can be entered directly into the chip at the desired symbol (baud) rate. The application notes in Section 7 describes sample filter coefficients sets for common standards (DAMPS, GSM, IS95, UMTS).

Each channel has its own PFIR coefficient memory, so the same filter, or a different filter, can be used in each channel.

The user downloaded filter coefficients are 16 bit 2's complement numbers. Unity gain will be achieved through

## Power Power -100 dB Signal of Interest Passband (Typically 0.25 to 0.4 of F<sub>IN</sub>) Narrow transition band Image Reject Stopband (Typically starts between 0.6 and 0.75 F<sub>IN</sub>)

Figure 6. Typical PFIR Specifications

the filter if the sum of the 63 coefficients is equal to 65536. If the sum is not 65536, then PFIR will introduce a gain equal to:  $PFIR\_GAIN = \frac{PFIR\_SUM}{65536}$ , where PFIR\\_SUM is the sum of the 63 coefficients.

The 63 coefficients are identified as coefficients  $h_0$  through  $h_{62}$ , where  $h_{31}$  is the center tap. The coefficients are assumed to be symmetric, so only the first 32 coefficients ( $h_0$  through  $h_{31}$ ) are loaded into the chip. A non-symmetric mode (NO\_SYM\_PFIR in address 26) allows the user to download a 32 tap non-symmetric filter as taps  $h_0$  through  $h_{31}$ . The newest sample is multiplied by  $h_{31}$  and the oldest is multiplied by  $h_{01}$ .

### 3.3.2 The Compensating Interpolate by 2 Filter (CFIR)

The second stage filter is a fixed coefficient 31 tap interpolate by 2 filter. The second stage filter always interpolates by a factor of two. The second filter has a passband which is flat (0.01 dB ripple) out to  $0.6F_{\text{IN}}$  and provides over 90dB of image rejection beyond  $1.4F_{\text{IN}}$ . The second filter also compensates for the droop associated with the CIC interpolation filter described in the next section. The 16 unique coefficients of the symmetric filter are:

```
-34, -171, -166, 403, 837, -317, -1983, -790, 2820, 3328, -1667, -6589, -4024, 7232, 20602, 26577
```

The passband of this filter is wide enough to upconvert digital symbol data with excess bandwidths up to 0.35.

The CFIR output is scaled to have unity gain.

The output rate of the CFIR filter is  $4F_{IN}$  in the complex input mode and is  $2F_{IN}$  in the real input mode. The CFIR output rate relative to the clock rate is  $F_{CK}/N$ 



Figure 7. Five Stage CIC Interpolate by N Filter

#### 3.3.3 The CIC Interpolate by N Filter

The CFIR output is interpolated by a factor of N in the CIC<sup>1</sup> filter, where N is any integer between 8 and 1,448. The filter is a 5 stage CIC filter. A block diagram of the CIC filter is shown in Figure 7. The output of the CIC interpolation filter is equal to the clock rate. The CIC filter has a gain equal to N<sup>4</sup> which must be removed by the "SCALE AND ROUND" circuit shown in Figure 7. This circuit has a gain equal to  $2^{-(3+SCALE+12*BIG\_SHIFT)}$ , where SCALE ranges from 0 to 15 and BIG\_SHIFT ranges from 0 to 2. The value chosen for BIG\_SHIFT must also satisfy:  $2^{(12*BIG\_SHIFT+18)} \ge N^4$ . Overflows due to improper gain settings will go undetected if this relationship is violated. This restriction means that N must be less than 23 for BIG\_SHIFT = 0, N must be less than 182 for BIG\_SHIFT = 1, and N must be less than 1449 for BIG\_SHIFT = 2. Larger interpolation amounts can be achieved by using the resampler to perform interpolation. Larger interpolation amounts using the CIC can be accomplished only by reducing the signal amplitude feeding the CIC.

The CIC filter must be initialized when the chip is first configured or whenever the interpolation value N or the shift value BIG\_SHIFT are changed. The CIC filter is initialized using the flush controls described in Section 5.8. If the CIC is disturbed during processing due to noise, radiation particles, or due to changing N or BIG\_SHIFT, then the CIC will generate wideband white noise in the output. This property is inherent in the mathematics of a CIC filter used for interpolation. This instability can be prevented by using the chip<sup>2</sup> "auto flush" capability of the DISABLE AUTO FLUSH in control register 13). The auto flush mode detects CIC instability and automatically re-initializes the CIC. The auto flush mode requires that the gain up to the output of the CIC filter is less than or equal to unity.

#### 3.3.4 Wideband Input Mode

The overall interpolation factor of an up convert channel is 4N. The minimum value of N is 8, which limits the maximum input sample rate to be  $F_{CK}/32$ . If the clock rate is 100 MHz, then the maximum single channel input bandwidth is between 2 and 3 MHz. Wider input bandwidths can be handled by combining two channels into a single wideband channel using the SplitIQ mode (SPLITIQ in register 1). In the split IQ mode the complex input data is split between two channels. One channel up converts the I-half and the other channel up converts the Q-half. This allows the channels to process data at twice the rate so the minimum CIC interpolation is N=4 (rather than the previous N=8).

The input data is entered as two samples per CHREQ cycle. The I-half inputs are packed into complex words (I0 with I1, for example) and input into the first channel. The Q-half inputs are packed into complex words (Q0 with Q1, for example) and input into the second channel. The channel processing the imaginary data is programmed with a phase offset of 90 degrees from the channel processing the real channel (PHASE=0x4000).

In this mode, the chip can support two channels of 3.84 Mbaud UMTS signals.

NOTE: The resampler can not be used in the split IQ mode since it cannot provide data in the two samples per CHREQ format.

#### 3.3.5 Complex Output Mode

The chip may be configured to generate complex rather than real output. In this case the output is the I word followed by the Q word at half the clock rate. The QFLG signal is used to identify the Q half of the output. Complex output applies to all channels on a chip. Likewise, if any chip in a sum path is using complex output, then all chips in the sum path must do so also. The CIC in the complex mode interpolates by N, but only outputs every other sample. This means that the effective CIC interpolation is N/2 in the complex output mode. Note, however, that the CIC gain will still be a function of N, not N/2.

<sup>1.</sup> Hogenhauer, Eugene V., An Economical Class of Digital Filters for Decimation and Interpolation, IEEE transactions on Acoustics, Speech and Signal Processing, April 1981.

<sup>2.</sup> The auto flush mode is a patented feature of the chip. Use of the auto flush mode is highly recommended. CIC instability in cellular basestation chips without the auto flush feature can cause full power white noise to be transmitted on ALL frequencies, interfering with cell users in all nearby cells.



Figure 8. NCO Circuit

## 3.3.6 The Numerically Controlled Oscillator (NCO)

The tuning frequency of each down converter is specified as a 32 bit word and the phase offset is specified as a 16 bit word. The NCOs can be synchronized with NCOs on other chips. This allows multiple down converter outputs to be coherently combined, each with a unique phase and amplitude. A block diagram of the NCO circuit is shown in Figure 8.

The tuning frequency is set to FREQ according to the formula FREQ =  $2^{32}$ F/F<sub>CK</sub>, where F is the desired tuning frequency and F<sub>CK</sub> is the chip's clock rate. The 16 bit phase offset setting is PHASE =  $2^{16}$ P/2 $\pi$ , where P is the desired phase in radians ranging between 0 and 2 $\pi$ . Note that a positive tuning frequency should be used to upconvert the

flip the spectrum of the desired signal. FREQ and PHASE are set in addresses 16 through 31 of the frequency and phase pages.

signal. A negative tuning frequency can be used to spectrally

Note: The frequency word (FREQ) must be doubled in the complex output mode (COMPLX\_OUT=1 in address 13).

The NCO's frequency, phase and accumulator can be initialized and synchronized with other channels using the FREQ\_SYNC, PHASE\_SYNC, and NCO\_SYNC controls in addresses 8 through 11. The FREQ\_SYNC and PHASE\_SYNC controls determine when new frequency and phase settings become active. Normally these are set to "always" so that they take effect immediately, but can be used to synchronize frequency hopping or beam forming systems. The NCO\_SYNC control is usually set to never, but can be used to synchronize the LOs of multiple channels.



a) Worst case spectrum without dither



b) Spectrum with dither (tuned to same frequency)

Figure 9. Example NCO Spurs



a) Plot without dither or phase initialization



b) Plot with dither and phase initialization

Figure 10. NCO Peak Spur Plot

The NCO's spur level is reduced to below -113 dB through the use of phase dithering. The spectrums in Figure 9 show the NCO spurs for a worst case tuning frequency before and after dithering has been turned on. Notice that the spur level decreases from -105 dB to -116 dB. Dithering is turned on or off using the DITHER\_SYNC controls in addresses 8 through 11.

The worst case NCO spurs at -113 to -116dB, such as the one shown in Figure 9(b), are due to a few frequencies that are related to the sampling frequency by multiples of  $F_{CK}/96$  and  $F_{CK}/124$ . In these cases the rounding errors in the sine/cosine lookup table repeat in a regular fashion, thereby concentrating the error power into a single frequency, rather than spreading it across the spectrum. These worst case spurs can be eliminated by selecting an initial phase that minimizes the errors or by changing the tuning frequency by a small amount (50 Hz). Setting the initial phase to 4 for multiples of  $F_{CK}/96$  or  $F_{CK}/124$  (and to 0 for other frequencies) will result in spurs below -115 for all frequencies.

Figure 10 shows the maximum spur levels as the tuning frequency is scanned over a portion of the frequency range with the peak hold function of the spectrum analyzer turned on. Notice that the peak spur level is -107 dB before dithering and is -121 dB after dithering has been turned on and the phase initialization described above has been used.

## 3.4 THE OVERALL INTERPOLATION FILTER RESPONSE

The image rejection of the up-convert channel is equal to the stop band rejection of the overall interpolation filter response. The overall response is obtained by convolving the interpolated responses of the PFIR and CFIR filters and CIC filter response. The overall response and appropriate transmit masks are shown in Figure 11 for four common standards. Figure 11a shows the overall response for IS136 (also referred to as DAMPS). Figure 11b shows the response for GSM (input at 2 samples per bit). Figures 11c & d shows the response for IS95 and 3.84 MB UMTS.



Figure 11. Overall Filter Response

#### 3.5 THE SUM TREE

As shown in Figure 1, the mixer outputs are rounded to 20 bits and put into the LSBs of a 23 bit sum tree. The sum tree adds all four up-convert channels together. The 23 bit sum tree output is shifted down by three bits and rounded to 19 bits before being added into the LSBs of the external 22 bit sum input. The final 23 bit sum is either saturated to 22 bits (the MSB is checked for overflow) and output from the chip as 22 bits, or is scaled up by 0 to 7bits, rounded into the 8, 10, 12, 14, 16, 18, 20, or 22 MSBs and then output from the chip.

The sum tree gain is equal to 2<sup>SUM\_SCALE-6</sup>, where SUM\_SCALE is 0 to 7 (See address 19 of the IO control page). Overflows in the sum tree are saturated to plus or minus full scale.

The latency from SUMI[0:21] to SUMO[0:21] is eight clock cycles.

#### 3.6 OVERALL GAIN

The overall gain of the chip is a function of the input gain setting (G), the sum of the programmable filter coefficients (PFIR\_SUM described in Section 3.3.1), the amount of interpolation in the CIC filters (N described in Section 3.3.3), the scale circuit settings in the CIC filter (SCALE and BIG\_SHIFT described in Section 3.3.3), and the sum tree scale factor (SUM\_SCALE described in Section 3.5). The overall gain, excluding any resampler gain,

$$\text{iS: } IN = \{ \tfrac{G}{128} \} \{ \tfrac{PFIR\_SUM}{65536} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ \ 2^{SUM\_SCALE - 6} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \} \{ N^4 2^{-SCALE + 12 \times BIG\_SHIFT + 3} \} \} \{ N^4 2^{-SCALE + 32 \times BIG\_SHIFT + 3} \} \} \{ N^4 2^{-SCALE + 32 \times BIG\_SHIFT + 3} \} \} \{ N^4 2^{-SCALE + 32 \times BIG\_SHIFT + 32 \times BIG\_S$$

where G and PFIR\_SUM can be different for each channel, but N, SCALE, BIG\_SHIFT, and SUM\_SCALE are common to all channels. The resamplers gain, which precedes the input gain, is discussed in Section 3.7.6.

The optimal gain setting is one which will keep the amplitude of the data within the channel as high as possible without causing overflow. For random amplitude data the recommended gain target is to keep the root-mean-squared amplitude of the data close to one-fifth (0.2) full scale (a 14 dB crest factor). This level should be maintained throughout the channel computations. This means that the products

$$\left\{\frac{RMS}{32768}\right\}\left\{\frac{G}{128}\right\}\left\{\frac{PFIR\_SUM}{65536}\right\}$$

and

$$\left\{\frac{RMS}{32768}\right\}\!\left\{\frac{G}{128}\right\}\!\left\{\frac{PFIR\_SUM}{65536}\right\}\!\left\{\,N^42^{-\left(SCALE+12\times BIG\_SHIFT+3\right)}\right\}$$

should both be less than or equal to 0.2, where "RMS" is the root-mean-squared level of the input data. Other crest factors can be used depending upon the application. For example, a

crest factor of 12 dB is adequate if the final number of bits going to a DAC is 12 bits. In most cases the input data will already have the correct crest factor for the application, in which case the ratio  $\left\{\frac{RMS}{32768}\right\}$  will be equal to the crest factor (e.g., 0.2) and the gain settings in the channel should be set to unity.

In some applications the input amplitude is far from random. For example, QPSK data has constant amplitude. In such cases the largest gain that guarantees no overflow can be calculated from the PFIR coefficients and normally allows a substantially higher gain than the optimal gain for random data of similar power.

Note that the resampler's gain can be used to increase or decrease the RMS input level to the channels.

The sum tree adds the four channels within a single GC4116 together and then adds in sums from other chips using the sum I/O ports. The 22 bit sum I/O path guarantees that no overflow will occur for systems with 8 chips (32 channels) or less. The final chip in the chain should then shift and round the result to optimize the performance of the D/A. Since this represents the sum of many channels the gain should be set with a 14 dB crest factor.

The 14 dB crest factor assumes that the channels can be treated as uncorrelated signals which will result in a random, uniform amplitude distribution. If M signals are correlated, however, the amplitude gain can be M and the sum tree gain should be set to  $\frac{1}{M}$ . Examples of correlated signals are pure tones or modem signals that have been synchronized so that they might peak at the same time. These signals, however, require a much smaller crest factor, such as 3 dB for pure tones and 6 dB for modem signals. In this case the crest factor of 14 dB will absorb much of the difference in gain between  $\sqrt{M}$  and M.

If overflow does occur, then the samples are saturated to plus or minus full scale. Overflow can be monitored using the status register (address 14).

The values of N and BIG\_SHIFT must also satisfy  $2^{(12^*BIG\_SHIFT+18)} \ge N^4$  (see Section 3.3.3 for details). If N and BIG\_SHIFT do not satisfy this relationship, then an overflow may occur which may not be detected.

If the auto flush mode is used, then the gain in the CIC must be less than or equal to unity. This means that the values of N, SCALE and BIG\_SHIFT must satisfy  $2^{(SCALE+12^*BIG\_SHIFT+3)} \ge N^4$  (see Section 3.3.3 for details).

If attenuation is necessary, for example when multiple channel outputs are to be added together, then the attenuation should be added as close to the output of the chip as is possible - preferably only at the end of the sumtree just prior to going to the D/A.

#### 3.7 FOUR CHANNEL RESAMPLER

The GC4116 contains a resampler which can be used to feed the up-converter channels in the chip, or can be used as a general resampling resource for a signal processing system. The resampler shares the clock to the chip, but its input, output and control circuitry are independent from the rest of the chip. The resampler in the GC4116 chip is very similar to the one in the GC4016 chip.

The resampler requires the use of the Serial Controller block described in Section 8.

Note that the resampler only works on complex data so the up converter's real or split IQ modes, which require two real samples per complex word, can not use the resampler. Also, the maximum output sample rate from the resampler is CK/44 when it is connected to the GC4116's upconvert channels. This means the upconvert channels must interpolate by at least a factor of 44 (N>=11) when using the resampler.

#### 3.7.1 Resampler Input Format

The resampler inputs are complex samples, 16 bits per I or Q word. The samples are input to the resampler through bit-serial input ports, or through memory mapped registers. A resampler data request signal (RREQ) is output from the chip to identify when the resampler is ready for another complex input sample. The request (RREQ) signal may not be periodic, depending upon the resampling ratio being used.

The bit serial interface to the resampler functions the same as the serial interface to the channels (see Section 2) except the resampler does not support real input mode and the maximum input complex word rate is CK/34.

The Serial Controller is used to tell the resampler input buffer when the next set of serial samples is ready. The Serial Controller can also be used to generate the serial clock and frame strobes for the resampler's input ports (see Section 3.8).

#### 3.7.2 Functional Description

The resampler consists of an input buffer, an interpolation filter, and an output buffer. A functional block diagram of the resampler is shown in Figure 12.

The resampler's sampling rate change is the ratio NDELAY/NDEC where NDELAY and NDEC are the interpolation and decimation factors shown in Figure 12. The decimation amount NDEC is a mixed integer/fractional number. When NDEC is an integer, then the exact sampling instance is computed and there is no phase jitter. If NDEC is fractional, then the desired sampling instance will not be one of the possible NDELAY interpolated values. Instead the nearest interpolated sample is used. This introduces a timing error (jitter) of no more than 1/(2\*NDELAY) times the input sample period.

The input buffer accepts 16 bit data from the serial input ports or the memory mapped input registers. The input buffer serves both as a FIFO between the input and the resampler, and as a data delay line for the interpolation filter. The 64 complex word input buffer can be configured as four segments of 16 complex words each to support 4 resampler channels, or as two segments of 32 complex words each to support 2 resampler channels, or as a single segment of 64 complex words to support a single resampler channel. The number of segments is set by NCHAN in address 16 of the resampler control page.

The interpolation filter zero pads the input data by a factor of NDELAY and then filters the zero padded data using a QTAP length filter. The output of the QTAP filter is then decimated by a factor of NDEC.

The resampling ratio for each channel is determined by setting the 32 bit RATIO control in addresses 16 through 31



Figure 12. Resampler Channel Block Diagram

of the resampler ratio page. The value of RATIO is defined as: RATIO =  $2^{26} \left( \frac{\text{NDEC}}{\text{NDELAY}} \right) = 2^{26} \left( \frac{\text{INPUT SAMPLE RATE}}{\text{OUTPUT SAMPLE RATE}} \right)$ 

Up to four ratios can be stored within the chip. A ratio map register (address 23) selects which ratio is used by each channel.

The three spectral plots shown in Figure 13 illustrate the steps required to resample the channel data. The first spectral plot shows the data just after zero padding. The sample rate after zero padding is NDELAY\*F $_{\rm S}$ , where F $_{\rm S}$  is the sample rate into the resampler. The second spectrum shows the shape of the QTAP filter which must be applied to the zero padded data in order to suppress the interpolation images. The last spectrum shows the final result after decimating by NDEC.

#### 3.7.3 The Resampler Filter

Figure 13(b) illustrates the spectral shape requirements of the QTAP filter. If the desired signal bandwidth is B, then the filter's passband must be flat out to B/2 and the filter's stop band must start before  $F_S$ -B/2. The user designs this filter assuming a sample rate equal to NDELAY\* $F_S$ . Section 7.6 contains example resampler filters coefficient sets. Other passband and stopband responses can be used, such as

root raised cosine receive filters, as desired. The resampler filter can also be used to augment the CIC, CFIR and PFIR filters' spectral response.

The number of filter coefficients, QTAP, is equal to NMULT\*NDELAY, where NMULT is the number of multiplies available to compute each resampler output, and NDELAY is either 4, 8, 16, 32 or 64 as will be described later. The maximum filter length is 512. The user specifies NMULT in address 17 of the resampler control page.

The filter can be symmetric, or non-symmetric, as selected by the NO\_SYM\_RES control in address 17 of the resampler control page. The symmetric filter is of even length which means the center tap repeats.

The 12 bit filter coefficients are stored in a 256 word memory which can be divided into one, two, or four equal blocks. This allows the user to store one symmetric filter of up to 512 taps, two symmetric filters of up to 256 taps each, or four symmetric filters of up to 128 taps each. The number of filters is set by NFILTER in address 16 of the resampler control page. The filter used by each channel is selected using the FILTER\_SEL controls in address 18 of the resampler control page. The filter lengths are cut in half if the filters are not symmetric. The coefficients are stored in memory with  $h_0$  stored in the lowest address, where  $h_0$  is the



Figure 13. The Resampler's Spectral Response

coefficient multiplied by the newest piece of data. The center tap of a symmetric filter is  $h_{(QTAP/2)-1}$ . The coefficients for multiple filters (NFILTER>1), are interleaved in the 256 word memory.

#### 3.7.4 Restrictions on NMULT

The user does not directly set the value of NDELAY. The chip sets the value of NDELAY using NO\_SYM\_RES, NMULT and NFILTER according to:

$$NDELAY = Floor_2 \left[ 256 \frac{(2 - NO_SYM_RES)}{(NMULT)(NFILTER)} \right]$$

where the function FLOOR\_2[X] means the power of two value that is equal to or less than "X". Since NMULT is restricted to be greater than or equal to 6 and less than or equal to 64, then NDELAY is either 4, 8, 16, 32 or 64. The length of the filter is then:

$$QTAP = (NDELAY)(NMULT)$$

The value of NMULT determines both the length of the filter and the number of delays in the resampling operation. In general one would choose the largest value of NMULT which gives an adequately large value of NDELAY. The choice of NMULT, however, must meet several restrictions. NMULT must be greater than a minimum, it cannot exceed the available number of multiplier cycles, and it must be less than the input delay line segment size. These restrictions are described below.

The minimum value of NMULT is determined by the minimum number of clock cycles required to update the resampler's state. This is a hardware restriction imposed by the chip's architecture. This limitation is:

NMULT  $\geq$  6 if there are two or more channels NMULT  $\geq$  7 if there is only one channel (NCHAN=0)

The maximum value of NMULT must be less than, or equal to, twice the number of clock cycles available to calculate a resampler output. NMULT is the number of multiplier cycles used by the resampler to calculate each output. Since the resampler can perform two multiplies every clock cycle, the value of NMULT cannot exceed two times the number of clock cycles available to the resampler for each channel. The number of clock cycles available to the resampler is equal to the clock rate to the chip divided by the sum of the output sample rates for each resampler channel. Note that the resampler's output sample rate is usually much less than the clock rate, so that NMULT is rarely limited by this restriction.

The value of NMULT must also be less than the size of the delay line formed by the input buffer. The size of the delay

line is either 16 for four resampler channels, 32 for two channels or 64 for a single channel as set by the NCHAN control in address 16 of the resampler control page. This limits NMULT to be less than or equal to 15, 31 or 63 dependent upon the number of resampler channels<sup>1</sup>.

The typical resampler configuration will have four active channels, all using the same filter and the same resampling ratio. The typical configuration has NCHAN set to 4, NFILTER set to 1, NMULT set to 15 and NO\_SYM\_RES set to 0. This sets NDELAY to 32 and QTAPS to 480.

#### 3.7.5 Resampler Shift and Round

The gain of each resampler output is adjusted by an up-shift by 0-15 bits (FINAL\_SHIFT). This up-shift is applied just before rounding to 12, 16, 20 or 24 bits (ROUND). The values of FINAL\_SHIFT and ROUND are set in control register 19 of the resampler control page. The resampler gain is:

$$RES\_GAIN = (\frac{RES\_SUM}{32768 \times NDELAY})(2^{FINAL\_SHIFT})$$

where RES\_SUM is the sum of the QTAP coefficients.

#### 3.7.6 By-Passing the Resampler

The resampler is bypassed by using a configuration which has  $h_0$  set to 1024, all other taps set to zero, NMULT set to 7, NO\_SYM\_RES set to 1, FINAL\_SHIFT set to 5, and RATIO set to  $2^{26}$  (0x04000000). Note that the NDELAY term in the RES\_GAIN equation shown above does not apply in this case and should be set to unity in the gain equation.

#### 3.7.7 Resampler Output Buffer

The resampler output buffer stores resampler outputs until they are needed. The output is double buffered so that samples from each channel can be stored while previous samples are being output. Resampler output samples are held in the buffer until the RSTART signal is received. When RSTART is received, the buffered data is transferred to the serial output ports which begin to output the samples as serial data streams. The RSTART pulse can only be one CK pulse wide.

The resampler serial output format is shown in Figure 14. The serial frame sync (ROFS) and serial data (ROUT) change on the rising edge of the serial clock (ROCK). The resampler serial outputs can be connected directly to the

NOTE: If the resampler is being used at much less than its maximum capacity, i.e., NMULT is much less than twice the number of clock cycles available, AND the channels are synchronous, then NMULT may equal the size of the delay line.



Figure 14. Resampler Serial Output

upconverter channel serial inputs if the polarity of the resampler serial clock is inverted by setting RES\_CK\_POL in address 18 of the resampler control page.

#### 3.7.8 Resampler I/O Control

The Resampler will stop if the output buffer is full, or if the input buffer needs more samples. Typically the output rate is constant, such as when the resampler is feeding upconverter channels. The input rate is typically erratic, depending upon when the resampler needs more input data.

The resampler start control (RSTART) is used to start the serial outputs. The RSTART control transfers data from the output buffer into the serial output registers. The serial output frame will then start on the next rising edge of ROCK<sup>1</sup>. If the output buffer is full, then the resampler will stop until the next RSTART pulse has been received.

The resampler input data timing is controlled by the RREQ strobe and the Serial Controller described in the next Section. The RREQ strobe is output when the resampler needs more input data. The RREQ strobe should be connected to the SCSTART input of the Serial Controller. The Serial Controller is then programmed to tell the resampler that the serial transfer is done and new input data is ready. The frame length programmed into the Serial Controller tells the resampler that the new data samples are ready SC\_FRAME\_CNT+18 serial clocks after RREQ. SC\_FRAME\_CNT is set in address 21 of the IO control page. Note that the serial controller can be used to slow down the RREQ rate by setting the minimum period between RREQ strobes to be SC\_FRAME\_CNT+18 serial clocks.

#### 3.8 SERIAL CONTROLLER

The Serial Controller block can be used to generate the necessary serial clock and frame strobes for the channel or resampler input ports. This frees the input data source (ASIC, FPGA or DSP chip) from having to generate these signals. In the case of a DSP chip, this may allow the input samples to be transferred in a background "DMA" mode that doesn't interrupt the DSP before or after each serial transfer.

The Serial controller generates a serial clock and four serial frame strobes, one for each input serial port. Each frame strobe can be programmed to be delayed by a different amount from the Serial Controller start (SCSTART) pulse.

The serial controller contains a serial clock generator and a frame counter. The serial clock (SCCK) is generated by dividing down CK by 1 to 16 (see SC\_CK\_DIV in address 20 of the IO control page). The serial clocks in multiple chips can be synchronized by using the SIA or SIB sync inputs, as selected by the SCCK\_SYNC control bits in address 20 of the IO control page. Two copies of the serial clock are output on pins SCCK0 and SCCK1. Two copies are output to increase the fanout of the clock.

The start signal (SCSTART) is clocked into the chip on the rising edge of CK. SCSTART is expected to be one CK clock cycle wide. Typically SCSTART is either connected to CHREQ or RREQ, depending upon whether the it is being used for the up convert channels or the resampler.

The 8 bit frame counter is started by SCSTART at the value SC\_FRAME\_CNT. The counter is decremented at the serial clock rate until it reaches zero. The counter will continue to decrement for 18 more serial clocks if it is being used with the resampler (SC\_MODE=0 in address 17 of the IO Control page), at which time it will tell the resampler that the serial frame is done and a new resampler computation can begin. The counter will count down 2 more serial clocks and stop if the serial controller is being used with the channels (SC\_MODE=1).

The serial frame strobes SCFSA, SCFSB, SCFSC and SCFSD are generated by comparing the upper four bits of the frame counter to SC\_FS\_DELAY\_A, SC\_FS\_DELAY\_B, SC\_FS\_DELAY\_C and SC\_FS\_DELAY\_D. A frame strobe is output when the delay values match the counter and the lower four bits of the counter are zero. This allows the frame strobes to be generated on 16 serial clock boundaries.

NOTE: If the 4 LSBs of SC\_FRAME\_CNT are zero, and one of the SC\_FS\_DELAY values match the upper 4 bits of SC\_FRAME\_CNT, then that frame strobe will be active when the serial controller is idle and waiting for another SCSTART

<sup>1.</sup> Actually, the serial frame starts on the next rising edge of ROCK which is 2 CK pulses after RSTART.

pulse. In general, the lower 4 bits of SC\_FRAME\_CNT should be non-zero.

The serial control supports both the packed and unpacked serial modes, where the unpacked mode expects a serial frame strobe for each 16 bit word of a complex pair, and the packed mode expects a single frame strobe for the 32 bit complex pair.

The frame strobe in the packed mode (PACKED=1 and SC\_MODE=1, or RES\_PACKED=1 and SC\_MODE=0, in addresses 16 and 17 of the IO Control page) may be positioned in one of 15 delays, corresponding to SC\_FS\_DELAY values of 0 through 14. In the unpacked mode only the upper three bits of the counter are compared with the upper 3 bits of the SC\_FS\_DELAY values. The lower bit of the SC\_FS\_DELAY values must be zero. This means that the values will match twice, outputting two frame strobes, 16 bits apart.

If the input data is coming from four serial streams, so that the four frame strobes should be sent at the same time, then SC\_FRAME\_CNT should be set to 17, and the four SC\_FS\_DELAY values should be set to "1". Larger values of SC\_FRAME\_CNT can be used in this case in order to spread out the RREQ periods.

If the data is coming from a single TDM bus, then SCFSA (or SCSTART) can be sent to the data source to start the TDM frame, and then SCFSB, SCFSC and SCFSD can be delayed to identify the appropriate time slots in the TDM bus.

When the serial controller is being used with the channel inputs (not the resampler) and the upconvert interpolation factor is 32 or 36, then the frame delays must be used to delay the serial frames to start between 3 to 9 clocks (CK) before the next CHREQ strobe. This is because of the requirement that the serial transfer of 32 bits is completed 3 to 9 clocks before the next CHREQ strobe (See Section 3.2.1). This means that for an interpolation of 32 (the CIC interpolation factor N is 8), SC\_FRAME\_CNT should be set to 23 and the SC\_FS\_DELAY values should be "0". For an interpolation of 36 (N=9) SC\_FRAME\_CNT should be 27. For larger interpolation factors the default value of 17 can be used. NOTE that if the serial clock is divided, then similar delay values may need to be used in order to insure that the serial frame is complete before the next CHREQ.

In the wideband (splitIQ) mode (see Section 3.3.4) the channel serial inputs will want two samples, 16 bits each, after each channel request. The serial control can generate two frame strobes for each CHREQ, by using the unpacked mode (PACKED=0). In this mode the circuitry which

generates the GC4116 input data doesn't need to pack two samples into a 32 bit word, instead it sends a 16 bit word every time it receives the

#### 3.9 CLOCKING

The chip clock rate is equal to the output data rate which can be up to 106 MHz. An internal clock doubler doubles the clock rate so that the internal circuitry is clocked at twice the data rate. The clock doubler requires 4-5 clocks to adapt to the rate of the incoming clock during which time the reset should be active. A gated clock, not uniform clock period clock, is not suitable for this device above 40 MHz. A test mode (ext\_2xck) allows the use of an external double rate clock (ck2x pin). This is intended for use in production test. Please contact Texas Instruments if further information on this mode is needed.

#### 3.10 POWER DOWN MODES

The chip has a power down and clock loss detect circuit. This circuit detects if the clock is absent long enough to cause dynamic storage nodes to lose state. If clock loss is detected, an internal reset state is entered to force the dynamic nodes to become static. The control registers are not reset and will retain their values, but any data values within the chip will be lost. When the clock returns to normal the chip will automatically return to normal. In the reset state the chip consumes only a small amount of standby power. The user can select whether this circuit is in the automatic clock-loss detect mode, is always on (power down mode), or is disabled (the clock reset never kicks in) using the DISABLE\_CK\_LOSS control bit in address 13 and the GLOBAL\_RESET control bit in address 5. The whole chip, or individual down converter channels can be powered down. Individual channels are powered down using the RESET\_A, B. C and D control bits in address 5.

#### 3.11 SYNCHRONIZATION

Each GC4116 chip can be synchronized through the use of one of two sync input signals, an internal one shot sync generator, or a sync counter. The sync to each circuit can also be set to be always on or always off. Each circuit within the chip, such as the sine/cosine generators or the interpolation control counter can be synchronized to one of these sources. These syncs can also be output from the chip so that multiple chips can be synchronized to the syncs coming from a designated "master" GC4116 chip.

The 2 bit sync mode control for each sync circuit is defined in Table 1:

**Table 1: Sync Modes** 

| MODE | SYNC SOURCE                                                                              |
|------|------------------------------------------------------------------------------------------|
| 0    | off (never asserted)                                                                     |
| 1    | SIA or SIB (See Table 2)                                                                 |
| 2    | TC (terminal count of the sync counter) or ONE_SHOT (if USE_ONESHOT in address 0 is set) |
| 3    | on (always active)                                                                       |

NOTE: the internal syncs are active high. The SIA and SIB inputs have been inverted to be the active high syncs SIA and SIB in Table1.

The ONE\_SHOT sync (address 0, bit 7) can either be a level or a pulse as selected by the OS\_MODE control bit in address 13. The level mode is used to initialize the chip, the pulse mode is used to synchronously switch frequency, phase or gain values.

The SIA and SIB external sync inputs are provided to allow independent synchronization of different features of the GC4116 chip. Sync mode 1 is either SIA or SIB, depending upon what circuit is being synchronized by the sync circuit. Table 2 lists all of the sync circuits, what they do, which sync mode 1 it uses, and the suggested default mode settings.

The SIA sync is intended to be used during initialization only. The circuits connected to SIA are ones that should be initialized once, and then let free run. SIB is intended to be used for those circuits which may be periodically initialized, such as changing frequency, phase and gain between TDMA bursts.

The interpolation control counter generates the request strobe (CHREQ) output from the chip. This counter can be syncronized using the input \$\overline{SIA}\$ sync (INT\_SYNC=1). This allows the user to lock the timing of the request strobe to the \$\overline{SIA}\$ timing. If this is done, and BIG\_SHIFT is even, then the CHREQ strobe will go high 9 clock cycles after the \$\overline{SIA}\$ strobe. For example, if the \$\overline{SIA}\$ signal is active during clock cycle 0, then CHREQ will go high during clock cycle 9 and then repeat every 4N clocks (or 2N clocks in the real input mode) thereafter. If BIG\_SHIFT is odd then the delay is 8 clock cycles.

**Table 2: Sync Descriptions** 

| Sync Circuit         | Mode 1 | Description                                                                                                                                  | Default |
|----------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------|---------|
| INT_SYNC             | SIA    | Interpolation control counter.<br>Sets timing of CHREQ.                                                                                      | 1(SIA)  |
| COUNTER_<br>SYNC     | SIA    | Internal sync counter.<br>Generates TC sync. Mode 2<br>is always ONE_SHOT                                                                    | 2 (OS)  |
| OUTPUT_<br>SYNC      | SIA    | The output sync (SO) selection.                                                                                                              | 2 (TC)  |
| GAIN_SYNC            | SIB    | A single bit sync selection.<br>GAIN_SYNC=0 means the<br>gain is applied immediately.<br>GAIN_SYNC=1 means the<br>gain is applied after SIB. | 0       |
| DIAG_SYNC            | SIA    | Selects when to start the diagnostic ramp and to store the diagnostic checksum.                                                              | 2 (TC)  |
| FREQ_SYNC            | SIB    | Selects when new frequency settings take effect.                                                                                             | 3 (on)  |
| PHASE_SYNC           | SIB    | Selects when new phase settings take effect.                                                                                                 | 3 (on)  |
| NCO_SYNC             | SIB    | Reset the NCO phase accumulator                                                                                                              | 0 (off) |
| DITHER_<br>SYNC      | SIB    | Clears the NCO dither circuit.                                                                                                               | 0 (off) |
| FLUSH _<br>(A,B,C,D) | SIA    | Starts a flush of the channel                                                                                                                | 1 (SIA) |
| ROCK_SYNC            | SIA    | Syncs the resampler's serial output clock. Mode 2 is SIB.                                                                                    | 1 (SIA) |
| SCCK_SYNC            | SIA    | Syncs the serial controller's serial output clock. Mode 2 is SIB.                                                                            | 1 (SIA) |
| RES_SYNC             | Note 1 | Syncs the resampler during initialization                                                                                                    | 2 (SIA) |
| RATIO_SYNC           | Note 1 | Selects when a new resampler ratio takes effect.                                                                                             | 3 (SIB) |

Note 1: These use a 3 bit sync mode selection where modes 0,1 and 5 are "off", mode 2 is SIA, mode 3 is SIB, mode 4 is ONE\_SHOT, and modes 6 and 7 are "on".

#### 3.12 INITIALIZATION

Two initialization procedures are recommended. The first is recommended for multi-GC4116 chip configuration. The second can be used for stand alone GC4116 chips.

#### 3.12.1 Initializing Multiple GC4116 Chips

The multi-GC4116 initialization procedure assumes that the  $\overline{\text{SIA}}$  sync input pins of all GC4116 chips are tied together and are connected to the  $\overline{\text{SO}}$  output of the "master" chip, or to a common sync source. The procedure is to:

- (1) reset the chip by setting address 5, the reset register, to 0xFF;
- (2) configure the rest of the chip including setting the INT\_SYNC, RES\_SYNC and FLUSH\_(A,B,C,D) to be  $\overline{SIA}$ , the OS\_MODE to be 1, and the OUTPUT\_SYNC to be OS (see Table 1):
- (3) assert the SIA sync input by setting the ONE\_SHOT control bit high (or by setting the external SIA source low);
- (4) release the global resets by setting address 5 to 0x00; and
- (5) release the SIA sync by setting ONE\_SHOT to 0 (or the external SIA source high).

The global resets are asserted before configuring the chip so that the operation of all of the pins, including the directions of the bidirectional and tristate pins, will be established before the global resets release them. The  $\overline{\text{SIA}}$  sync is asserted before releasing the global resets so that the channels will remain in a reset state after the global resets are released. All channels and the resampler will then start synchronously by releasing the SIA sync. If there are multiple chips which need synchronized, then synchronously releasing the SIA sync to them all will force them all to be synchronized.

The frequency, phase and gain of multiple chips can be initialized by holding  $\overline{\text{SIB}}$  low and then releasing it to all of the chips at the same time.

#### 3.12.2 Initializing Stand Alone GC4116 chips

The initialization sequence for a stand alone GC4116 chip is similar to the one for the multi-GC4116 procedure, except that the ONE\_SHOT is used to synchronize the chip, not the  $\overline{\text{SIA}}$  input sync. The procedure is to:

- (1) reset the chip by setting address 5, the reset register, to 0xFF;
- (2) configure the rest of the chip including setting the INT\_SYNC, RES\_SYNC and FLUSH\_(A,B,C,D) to be ONE\_SHOT (mode 2) and the OS\_MODE to be 1;
  - (3) assert the syncs by setting ONE\_SHOT high;
- (4) release the global resets by setting address 5 to 0x00; and
  - (5) release the syncs by setting ONE\_SHOT to 0.

#### 3.13 DATA LATENCY

The data latency through the chip is defined as the delay from the rising edge of a step function input to the chip to the rising edge of the step function as it leaves the chip. This delay is dominated by the number of taps in each of the filters. An estimate of the overall latency through the chip, expressed as the number of CK clock cycles is:

(CIC latency = 2.5N) + (CFIR latency = 16N) + (PFIR latency = N\*PTAP) + (Resampler latency) + (Input delay) + (Pipeline delay)

where N is the CIC interpolation ratio and PTAP is the number of PFIR taps. PTAP is normally 63. Latency can be reduced by using the NO\_SYM\_PFIR mode to shorten the filter.

The Resampler latency, if the resampler is being used, is approximately 2N\*NMULT plus a resampler input sample period and a resampler output period to allow for resampler I/O buffering. The latency in the resampler can be minimized by using the bypass configuration (See Section 3.7.7).

The Input delay is approximately two input sample periods due to the double buffering in the serial input ports. The Pipeline delay is approximately 40 clock cycles.

#### 3.14 DIAGNOSTICS

The chip has an internal ramp generator which can be used in place of the data inputs for diagnostics. An internal checksum circuit generates a checksum of the output data to verify the chip's operation. See Section 7.12 for diagnostic configurations and checksums.

Besides the internal diagnostics, the chip supports initial board debug through special input and output tests. The suggested procedure for bringing up the GC4116 chip on a board is to first check the control interface by writing to the control registers and reading them back. The diagnostics described in Section 7.12 should be run next, followed by the output and input tests described in Sections 7.13 and 7.14. If these pass successfully, then the configuration customized for the desired application should work.

#### 3.15 JTAG

The GC4116 supports a four pin (TDI, TDO, TCK and TMS) boundary scan interface. Contact Texas Instruments to receive the GC4116's BSDL file. TDI, TMS and TCK have internal pull resistors to Vpad. Leave open or pulled up if unused.

#### 3.16 MASK REVISION REGISTER

determine, through software, what version of the GC4116 chips are being used. The current mask revision codes are:

An 8 bit mask revision code (REVISION) can be read from address 31 of page 0. The revision code allows users to

**Table 3: Mask Revisions** 

|                             | GC4116       |                         |                                                                           |  |  |  |  |
|-----------------------------|--------------|-------------------------|---------------------------------------------------------------------------|--|--|--|--|
| Revision Code<br>(REVISION) | Release Date | Mask Code on<br>Package | Description                                                               |  |  |  |  |
| 0                           | April 2000   | SAMPLE                  | Early samples                                                             |  |  |  |  |
| 1                           | Nov. 2000    | 1002ACBA                | First Release, Revision 1                                                 |  |  |  |  |
| 2                           | March 2001   | 1002ACBB                | Revision 2, adds JTAG, corrects initialization bug                        |  |  |  |  |
| 2                           | 2001-2002    | 1002ACBC<br>1002ACBD    | Yield enhancements, no functional, timing, electrical or thermal changes. |  |  |  |  |

#### 4.0 PACKAGING



Figure 15. 160 Pin Plastic Ball Grid Array (PBGA) Package

**Table 4: GC4116 Pin Out Locations Top View** 

|    | 1:     | 2:     | 3:     | 4:     | 5:      | 6:     | 7:     | 8:     | 9:     | 10:   | 11:   | 12:   | 13:   | 14:   |
|----|--------|--------|--------|--------|---------|--------|--------|--------|--------|-------|-------|-------|-------|-------|
| A: |        | VPAD   | SUMI2  | SUMO21 | SUMO18  | GND    | SUMO15 | SUMO12 | SUMO9  | SUMO6 | VPAD  | SUMO2 | SUMO0 |       |
| B: | SUMI5  | GND    | SUMI4  | SUMI1  | SUMO20  | SUMO17 | SUMO16 | SUMO11 | SUMO8  | SUMO5 | SUMO3 | SUMO1 | GND   | VPAD  |
| C: | SUMI7  | SUMI6  | SUMI3  | SUMI0  | SUMO19  | GND    | SUMO13 | SUMO14 | SUMO10 | SUMO7 | SUMO4 | TMS   | QFLG  | TDO   |
| D: | SUMI9  | SUMI8  | GND    | VCORE  | GND     | VPAD   | VCORE  | VPAD   | GND    | VPAD  | GND   | GND   | TDI   | VCORE |
| E: | SUMI11 | SUMI10 | SUMI12 | GND    |         |        |        |        |        |       | TCK   | ROUTA | RINA  | SINB  |
| F: | VCORE  | SUMI13 | SUMI14 | GND    |         |        |        |        |        |       | GND   | SINA  | VCORE | ROUTB |
| G: | SUMI16 | SUMI15 | SUMI18 | VCORE  |         |        | TGND   | TGND   |        |       | RINB  | RINC  | SINC  | GND   |
| H: | SUMI19 | SUMI20 | SUMI17 | SUMI21 |         |        | TGND   | TGND   |        |       | ROUTC | VCORE | ROUTD | SIND  |
| J: | SIA    | SO     | SIB    | VCORE  |         |        |        |        |        |       | RIND  | CK2X  | RCKB  | СК    |
| K: | A0     | A2     | A1     | GND    |         |        |        |        |        |       | GND   | RCKA  | RFSB  | VCORE |
| L: | А3     | CE     | A4     | VPAD   | GND     | VPAD   | GND    | GND    | VPAD   | GND   | SCKA  | SFSA  | RFSA  | SCKB  |
| M: | RD     | C1     | C0     | C4     | SCSTART | RREQ   | ROFS0  | SFSD   | SFSC   | SCKD  | SCFSA | SCCK0 | RCKC  | RCKD  |
| N: | VPAD   | GND    | WRMODE | C3     | C6      | RSTART | RFSD   | GND    | SCFSC  | SCKC  | ROCK0 | SCFSB | GND   | SFSB  |
| P: |        | WR     | C2     | C5     | C7      | CHREQ  | SCFSD  | VCORE  | RFSC   | ROCK1 | SCCK1 | ROFS1 | VPAD  |       |

VPAD = Pad ring power

VCORE = Core power

TGND = Thermal ground

connected to the channels (SFS-A,B,C,D).

#### **DESCRIPTION SIGNAL SIGNAL DESCRIPTION RREQ** CK INPUT CLOCK. Active high input RESAMPLER REQUEST. The clock input to the chip. The SUMI, RSTART, programmable active high or low output SCSTART, SIA and SIB input signals are clocked The chip requests new input data for the into the chip on the rising edge of this clock. The resampler by asserting this signal. RREQ is SUMO, CHREQ, RREQ, ROUT, ROCK, ROFS, clocked out of the chip on the rising edge of CK and is one CK cycle wide. The polarity of this SCCK, SCFS and $\overline{SO}$ outputs are clocked out by signal is user programmable. This signal must be the rising edge of CK. connected to the SCSTART input of the serial CK2X **DOUBLE RATE INPUT CLOCK.** Active high input controller if the resampler is being used. It can also The chip uses an internally doubled clock for be used as an interrupt to a DSP chip, or as a start normal processing. For test purposes the double pulse to dedicated circuitry. rate clock can be supplied externally using this RESAMPLER START, **RSTART** pin. Should be grounded for normal use. active high input SIA, SIB SYNC IN. Active low input This input requests the resampler to send data. The sync inputs to the chip. These syncs are Typically connected to CHREQ. RSTART is clocked into the chip on the rising edge of the input clocked into the chip on the rising edge of CK and clock (CK). All timers, accumulators, and control can only be high for one CK cycle. counters are, or can be, synchronized to one of SIA or SIB. RIN A,B,C,D RESAMPLER INPUT BIT SERIAL DATA, Active high input SO SYNC OUT. Active low output The bit serial input data for the resampler input. This signal is either a delayed version of the input The I and Q halves of complex data are entered on sync SIA, the sync counter's terminal count (TC), the same pin, MSB to LSB, I-half followed by or a one-shot strobe. The **SO** signal is clocked out Q-half. of the chip on the rising edge of the input clock (CK). RCK A,B,C,D RESAMPLER INPUT SERIAL CLOCK, Active high or low input **CHREQ CHANNEL DATA REQUEST,** The resampler serial data bits are clocked into the programmable active high or low output chip by these clocks. The active edge of these The chip requests new input data for the channels clocks are user programmable. by asserting this signal. CHREQ is clocked out of the chip on the rising edge of CK and is one CK RFS A,B,C,D RESAMPLER INPUT FRAME STROBE. cycle wide. The polarity of this signal is user Active high or low input programmable. This signal is typically connected The resampler bit serial frame strobe. This strobe to the RSTART input of the resampler, or the delineates the 32 bit complex words within the bit SCSTART input of the serial controller. It can also serial input stream. This strobe can be a pulse at be used as a start pulse to dedicated circuitry or an the beginning of each bit serial word, or can act as interrupt to a DSP chip. a window enable which is active while the data bits are active. SIN A,B,C,D BIT SERIAL INPUT DATA. RESAMPLER OUTPUT BIT SERIAL DATA, Active high input ROUT A,B,C,D The bit serial input data for the four channels. The Active high output I and Q halves of complex data are entered on the The bit serial output data from the resampler. The same pin. Each time the chip asserts CHREQ I and Q halves of complex data are transmitted on (See above) the I-half is entered and then the the same pin, I followed by Q, 16 bits each, MSB Q-half. SCK A,B,C,D **BIT SERIAL DATA CLOCK, ROCK 0,1** RESAMPLER OUTPUT SERIAL CLOCKS, Active high or low input programmable active high or low output The serial data bits are clocked into the chip by These outputs provide two copies of a these clocks. The active edge of these clocks are programmable serial clock. Normally used to drive the serial clock inputs to the channels user programmable. (SCK-A,B,C,D). SFS A,B,C,D BIT SERIAL FRAME STROBE, **ROFS 0,1** RESAMPLER OUTPUT FRAME STROBES, Active high or low input The bit serial word strobe. This strobe delineates programmable active high or low output the 16 bit words, or 32 bit complex pair, within the The resampler outputs a single frame strobe bit serial input stream. This strobe can be a pulse common to all outputs. Two copies of this signal at the beginning of each bit serial word, or can act are provided for fan out. They are normally

bits are active.

as a window enable which is active while the data

and should be connected to the ground plane.

| SIGNAL        | DESCRIPTION                                                                                                                                                                                                                          | SIGNAL | DESCRIPTION                                                                                                                                                                                                                                                       |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCSTART       | SERIAL CONTROLLER START, active high input The start pulse for the serial controller. Normally connected to CHREQ or RREQ. Can only be high for one CK cycle at a time.                                                              | C[0:7] | CONTROL DATA I/O BUS. Active high bidirectional  This is the 8 bit control data I/O bus. Control register data is loaded into the chip or read from                                                                                                               |
| SCCK 0,1      | SERIAL CONTROLLER OUTPUT CLOCKS, active high or low outputs These outputs provide two copies of a                                                                                                                                    |        | the chip through these pins. The chip will only drive these pins when $\overline{CE}$ is low and $\overline{RD}$ is low and $\overline{WR}$ is high.                                                                                                              |
|               | programmable serial clock. Normally used to drive both the serial clock port of a DSP, FPGA or ASIC chip and the serial clock inputs of either the resampler block (RSCK-A,B,C,D) or the channels (SCK-A,B,C,D).                     | A[0:4] | CONTROL ADDRESS BUS. Active high input These pins are used to address the control registers within the chip. Each of the control registers within the chip are assigned a unique address. A control register can be written to or                                 |
| SCFS A,B,C,D  | SERIAL CONTROLLER OUTPUT FRAME STROBES, active high or low outputs The frame strobe outputs of the serial controller.                                                                                                                |        | read from by having the page register set to the appropriate page and then setting <b>A[0:4]</b> to the register's address.                                                                                                                                       |
|               | They are normally connected either to the resampler input frame strobes (RSFS-A,B,C,D) or the channel input frame strobes (SFS-A,B,C,D) as well as to a DSP, FPGA or ASIC chip's serial                                              | RD     | READ ENABLE. Active low input This pin enables the chip to output the contents of the selected register on the C[0:7] pins when CE is also low.                                                                                                                   |
| SUMI[0:21]    | frame strobe input.  SUM IO INPUT DATA. Active high inputs  The 22 bit two's complement sum tree input samples. New samples are clocked into the chip                                                                                | WR     | WRITE ENABLE. Active low input This pin enables the chip to write the value on the C[0:7] pins into the selected register when $\overline{CE}$ is also low.                                                                                                       |
|               | on the rising edge of CK. The input data rate is assumed to be equal to the clock rate.                                                                                                                                              | CE     | CHIP ENABLE. Active low input This control strobe enables the read or write                                                                                                                                                                                       |
| SUMO[0:21]    | SUM IO OUTPUT DATA. Active high outputs The 22 bit sum tree output data. The bits are clocked out on the rising edge of the clock (CK). Programmable two's complement or offset binary.                                              |        | operation. The contents of the register selected by $A[0:5]$ will be output on $C[0:7]$ when $\overline{RD}$ is low and $\overline{CE}$ is low. If $\overline{WR}$ is low and $\overline{CE}$ is low, then the selected register will be loaded with the contents |
| QFLG          | Q FLAG. Active high output This output is high to identify the imaginary half of                                                                                                                                                     | WRMODE | of C[0:7].  WRITE MODE. Active high input                                                                                                                                                                                                                         |
|               | a complex sample. This is useful in complex output mode where I and Q are multiplexed onto the sum IO pins. QFLG is clocked out on the rising                                                                                        |        | This pin changes the write timing on the control port so that the data need only be stable relative to the rising edge of either <b>WR</b> or <b>CE</b> .                                                                                                         |
| TMS,TCK,TDI,T | edge of CK.  DO  JTAG INTERFACE.                                                                                                                                                                                                     | VCORE  | CORE SUPPLY VOLTAGE.  These pins are used to supply the core logic.  Nominally set at 2.5V.                                                                                                                                                                       |
|               | Active high input (TCK, TMS, TDI) pins and active high tristate output (TDO) pins The JTAG interface, see Section 3.15. TCK, TDI and TMS have internal pull up resistors to Vpad. Unused JTAG pins should be left floating or pulled | VPAD   | INTERFACE VOLTAGE.  These pins are used to set the voltage I/O levels for all pins. Nominally set at 3.3V. Still functional at lower supplies but at reduced speed.                                                                                               |
|               | up to Vpad.                                                                                                                                                                                                                          | GND    | GROUND.                                                                                                                                                                                                                                                           |
|               |                                                                                                                                                                                                                                      | TGND   | THERMAL GROUND These pins are used to extract heat from the die                                                                                                                                                                                                   |

#### 5.0 CONTROL REGISTERS

The chip is configured and controlled through the use of eight bit control registers. These registers are accessed for reading or writing using the control bus pins ( $\overline{CE}$ ,  $\overline{RD}$ ,  $\overline{WR}$ , A[0:4], and C[0:7]) described in the previous section. The registers are divided into 16 global registers and 16 paged registers. Addresses 0-15 are reserved for global registers. Addresses 16-31 are used for paged registers. Address 15 is the page register which selects which control registers are accessed by addresses 16 through 31.

#### 5.1 GLOBAL REGISTERS

The 16 global control registers are:

Table 5: GLOBAL CONTROL REGISTERS

| ADDRESS | NAME                 | DESCRIPTION                                                                                                                           |
|---------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 0       | Sync Mode            | Syncs for interpolation, counter, and output. Also ONE_SHOT control.                                                                  |
| 1       | Interpolation Mode   | Real in, SplitIQ, gain sync, no symmetry, and diagnostic.                                                                             |
| 2       | Interpolation Gain   | Set CIC gain.                                                                                                                         |
| 3       | Interpolation Byte 0 | CIC interpolation count least significant byte.                                                                                       |
| 4       | Interpolation Byte 1 | CIC interpolation count most significant bye.                                                                                         |
| 5       | Reset                | Resets for the four channels, resampler, outputs, and global reset.                                                                   |
| 6       | Counter Byte 0       | Sync counter least significant byte.                                                                                                  |
| 7       | Counter Byte 1       | Sync counter most significant byte.                                                                                                   |
| 8       | Chan A sync          | Syncs for channel A's frequency, phase, NCO, and dither.                                                                              |
| 9       | Chan B sync          | Syncs for channel B's frequency, phase, NCO, and dither.                                                                              |
| 10      | Chan C sync          | Syncs for channel C's frequency, phase, NCO, and dither.                                                                              |
| 11      | Chan D sync          | Syncs for channel D's frequency, phase, NCO, and dither.                                                                              |
| 12      | Flush                | Flush controls for all four channels.                                                                                                 |
| 13      | Miscellaneous        | Complex out, msb invert, and various test control bits.                                                                               |
| 14      | Status               | Status feedback from chip including: ready/missed flags for channel and resampler, and overflow flags from many places w/in the chip. |
| 15      | Page                 | Page register                                                                                                                         |

**ADDRESS 0:** Sync Mode, suggested default = 0x69

| BIT           | TYPE | NAME         | DESCRIPTION                                                                                                                                                                                                                                                                                                         |
|---------------|------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0,1<br>(LSBs) | R/W  | INT_SYNC     | Synchronizes the interpolation control counter. The interpolation counter controls the filtering of each channel. Mode 1 is SIA.                                                                                                                                                                                    |
| 2,3           | R/W  | COUNTER_SYNC | Synchronizes the sync counter. This counter is used to generate the periodic "TC" sync pulses. Mode 2 is OS, not TC, for the counter. Mode 1 is SIA.                                                                                                                                                                |
| 4,5           | R/W  | OUTPUT_SYNC  | The selected sync is inverted and output on the <b>SO</b> pin. Mode 1 is SIA.                                                                                                                                                                                                                                       |
| 6             | R/W  | USE_ONESHOT  | The terminal count mode in table 1 is replaced by ONE_SHOT (OS) when this bit is set.                                                                                                                                                                                                                               |
| 7             | R/W  | ONE_SHOT     | The one shot sync signal (OS) is generated when this bit is set. If OS_MODE in register 13 is low, then a one shot pulse (one clock cycle wide) is generated. If OS_MODE is high, then the ONE_SHOT sync is active while this bit is high. This bit must be cleared before another one shot pulse can be generated. |

#### **ADDRESS 1:** Interpolation Mode, suggested default = 0x00

| BIT   | TYPE | NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------|------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 LSB | R/W  | REAL      | The input samples are real when this bit is set and are up-converted as a single sideband signal. The input samples are treated as complex when this bit is low. The input rate is $F_{CK}/4N$ when this bit is low and is $F_{CK}/2N$ when this bit is high, where $F_{CK}$ is the chip's clock rate and N is the interpolation setting in registers 3 and 4 (See Section 5.4). If double sideband real data is to be up-converted, then the complex mode should be used with the Q-half set to zero. |
| 1     | R/W  | SPLIT_IQ  | This control bit puts all four channels into the SPLITIQ mode where each channel processes real data at twice the input rate. Two channels work in tandem (A with B and C with D) to process the complex input signal. This mode allows the chip to upconvert two channels at double bandwidth.                                                                                                                                                                                                        |
| 2     | R/W  | GAIN_SYNC | Selects when the input gain is updated. If 0 the input gain (see page 2) takes effect immediately. If 1, then gain is updated on the first sample following SIB.                                                                                                                                                                                                                                                                                                                                       |
| 3     | R/W  | TEST      | Special test mode. Set to 0 for normal use.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 4     | R/W  | NOSYM     | When 0 the PFIR filter is symmetric with 63 taps. When 1, the PFIR filter is non-symmetric with 32 taps. The newest data sample is multiplied by h <sub>31</sub> .                                                                                                                                                                                                                                                                                                                                     |
| 5     | R/W  | DIAG      | Use the diagnostic ramp as input data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6,7   | R/W  | DIAG_SYNC | The diagnostic ramp is synchronized by the sync selected by these bits according to table 1. This sync also loads the checksum register. Mode 1 is SIA                                                                                                                                                                                                                                                                                                                                                 |

#### **ADDRESS 2:** Interpolation Gain, suggested default = 0x09

| BIT | TYPE | NAME      | DESCRIPTION                 |
|-----|------|-----------|-----------------------------|
| 0-3 | R/W  | SCALE     | SCALE ranges from 0 to 15.  |
| 4,5 | R/W  | BIG_SHIFT | BIG_SHIFT equals 0, 1 or 2. |
| 6,7 | R/W  | UNUSED    |                             |

The CIC filter has a gain which is equal to  $N^4$ . To remove this gain the CIC outputs are shifted down by (3+SCALE+12\*BIG\_SHIFT) bits and then rounded to 16 bits before they are sent to the mixer circuit. The value chosen for BIG\_SHIFT must also satisfy:  $2^{(12*BIG_SHIFT+18)} \ge N^4$ . Overflows due to improper gain settings will go undetected if this relationship is violated. This restriction means that BIG\_SHIFT is 0 for N between 8 and 22, BIG\_SHIFT is 1 for N between 23 and 181, and BIG\_SHIFT is 2 for N between 182 and 1448. The interpolation gain settings apply to all channels in the chip.

#### **ADDRESS 3:** Interpolation Byte 0, suggested default = 0x07

| BIT | TYPE | NAME             | DESCRIPTION                                                 |
|-----|------|------------------|-------------------------------------------------------------|
| 0-7 | R/W  | <b>INT</b> [0:7] | The LSBs of the interpolation control word INT. INT is N-1. |

#### **ADDRESS 4:** Interpolation Byte 1, suggested default = 0x00

| BIT | TYPE | NAME      | DESCRIPTION                                                   |
|-----|------|-----------|---------------------------------------------------------------|
| 0-5 | R/W  | INT[8:13] | The 6 MSBs of the interpolation control word INT. INT is N-1. |
| 6,7 | R/W  | Unused    |                                                               |

Where **INT** is equal to **N**-1. The chip interpolates the input data by a factor of 2**N** for real input data and 4**N** for complex input data, where **N** ranges from 8 to 16384. This provides an interpolation range from 32 to 65,536 for complex input signals and 16 to 32,768 for real input signals. NOTE: The chip needs to be flushed each time the interpolation registers are changed. See Section 5.8. Values of **N** exceeding 1448 should be avoided since they will cause overflow unless the input signal amplitude is correspondingly reduced. For complex output the signal is decimated by two after the CIC and before the mixer. As a result, the effective interpolation amount is only **N**/2, but the gain needs to be calculated for "**N**". The interpolation factor applies to all channels in the chip.

In the SPLIT\_IQ mode (see Section 3.3.4 and bit 1, address 1), INT is set to INT=2N-1, where N ranges from 4 to 8192.

#### ADDRESS 5: Reset Register, Set to 0xff on power up.

| BIT   | TYPE | NAME            | DESCRIPTION                                                                                                                                                                                    |
|-------|------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 LSB | R/W  | RESET_A         | This bit resets channel A. It is set during power up. While in reset the channel consumes very modest power (uWatts).                                                                          |
| 1     | R/W  | RESET_B         | This bit resets channel B.                                                                                                                                                                     |
| 2     | R/W  | RESET_C         | This bit resets channel C.                                                                                                                                                                     |
| 3     | R/W  | RESET_D         | This bit resets channel D.                                                                                                                                                                     |
| 4     | R/W  | RESAMPLER_RESET | This bit resets the resampler.                                                                                                                                                                 |
| 5     | R/W  | NOCK_RESET      | Allows output enables to flow through registers in output pads. Set on power up so that all outputs are tristated at power up. The user should reset this bit when ready for outputs to drive. |
| 6     | R/W  | PAD_RESET       | This bit resets the output formatter block.                                                                                                                                                    |
| 7     | R/W  | GLOBAL_RESET    | This bit powers down the chip.                                                                                                                                                                 |

The reset register powers up to the reset state of 0xff. The register should be set to 0xff during initialization, and then cleared to begin operation. See Section 3.12 for initialization details.

#### **ADDRESS 6:** Counter Byte 0, suggested default = 0xff

| BIT | TYPE | NAME     | DESCRIPTION                          |
|-----|------|----------|--------------------------------------|
| 0-7 | R/W  | CNT[0:7] | The LSBs of the counter cycle period |

#### **ADDRESS 7:** Counter Byte 1, suggested default = 0xff

| BIT | TYPE | NAME      | DESCRIPTION                            |
|-----|------|-----------|----------------------------------------|
| 0-7 | R/W  | CNT[8:15] | The 8 MSBs of the counter cycle period |

The chip's internal sync counter counts in cycles of 128(CNT+1) clocks. A terminal count signal (TC) is output at the end of each cycle. The counter can be synchronized to an external sync as specified in the Sync mode Register (See Address 0). If CNT is set so that 128(CNT+1) is a multiple of twice the interpolation ratio (i.e., a multiple of 16N), then the terminal count of this counter can be output on the  $\overline{\text{SO}}$  pin and used to periodically synchronize multiple GC4116 chips.

**ADDRESS 8:** Channel-A Sync Modes, suggested default = 0x5f

ADDRESS 9: Channel-B Sync Modes

ADDRESS 10: Channel-C Sync Modes

ADDRESS 11: Channel-D Sync Modes

Registers 8,9,10 and 11 control the synchronization modes of the four channels. The sync modes described here are unique to each of the channels. Sync mode 1 is SIB. The sync modes are shown in Table 1 (See Section 3.11).

| BIT     | TYPE | NAME        | DESCRIPTION                                              |
|---------|------|-------------|----------------------------------------------------------|
| 0,1 LSB | R/W  | FREQ_SYNC   | The new frequency setting takes affect on this sync      |
| 2,3     | R/W  | PHASE_SYNC  | The new phase offset takes affect on this sync           |
| 4,5     | R/W  | NCO_SYNC    | The NCO is initialized to the phase setting by this sync |
| 6,7 MSB | R/W  | DITHER_SYNC | The dither circuit is initialized by this sync to zero.  |

The NCO\_SYNC mode is usually set to be always "off", unless the user wants to coherently control the phases of multiple channels. The FREQ\_SYNC and PHASE\_SYNC modes are typically set to be always "on" so that frequency and phase settings will take effect immediately as they are written into their control registers (See pages 0 and 1). The DITHER\_SYNC is used to turn on or off the dithering of the NCO phase. To turn off dithering set the DITHER\_SYNC to be always "on" so that it remains initialized to zero. To turn dithering on set the sync to be always "off". During diagnostics the NCO\_SYNC and DITHER\_SYNC should be set to "TC".

**ADDRESS 12:** Channel Flush Register, suggested default = 0x55

| BIT     | TYPE | NAME         | DESCRIPTION                   |
|---------|------|--------------|-------------------------------|
| 0,1 LSB | R/W  | FLUSH_A[0:1] | The flush sync for channel A. |
| 2,3     | R/W  | FLUSH_B[0:1] | The flush sync for channel B. |
| 4,5     | R/W  | FLUSH_C[0:1] | The flush sync for channel C. |
| 6,7 MSB | R/W  | FLUSH_D[0:1] | The flush sync for channel D. |

This register controls flushing the four channels. Each channel is flushed when the selected sync occurs. Sync mode 1 is SIA. The sync is selected according to Table 1 in Section 3.11.

Each channel needs to be flushed when the chip is being initialized or when the interpolation control is changed. The flush lasts for 8N clocks after the sync occurs. The channel flush syncs will normally be left in a "never" mode. During diagnostics the channels will need to be flushed at the beginning of each sync cycle.

ADDRESS 13: Miscellaneous Register, Set to zero on power up

| BIT   | TYPE | NAME                            | DESCRIPTION                                                                                                                                                                                                                                                          |
|-------|------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 LSB | R/W  | DISABLE_AUTO_FLUSH              | The chip normally automatically flushes a channel if instability in the channel's CIC filter is detected. If this bit is set the auto flush feature is disabled.                                                                                                     |
| 1     | R/W  | MSB_INVERT                      | Inverts the MSB of the output data (SUMO21) for use with offset binary DACs. Should not be set for chips feeding the sumin port of another GC4116.                                                                                                                   |
| 2     | R/W  | COMPLEX_OUT                     | Complex output is generated with I followed by Q. Interpolation amount is 2N for complex input and N for real input.                                                                                                                                                 |
| 3     | R/W  | EXT_2XCK                        | For test purposes an external 2x clock can be supplied. This control bit enables its use. Normal use will set this bit to zero.                                                                                                                                      |
| 4     | R/W  | CK2X_TEST                       | For test purposes the internally generated 2x clock can be routed to the soB pin for test. Normal use will set this bit to zero.                                                                                                                                     |
| 5     | R/W  | DISABLE_CK_LOSS                 | The absence of a clock for extended times (1mS) can cause a current surge. An internal circuit detects this condition prior to the current surge and puts the chip into a reset state. This control bit disables this feature. Normal use will set this bit to zero. |
| 6     | R/W  | FOUR_OUT _MODE<br>(GC4117 only) | Puts the chip into the GC4117's four separate output mode. Is only valid for the 208 ball GC4117 package. Must be set low for the 160 ball GC4116 package.                                                                                                           |
| 7     | R/w  | OS_MODE                         | The ONE_SHOT signal is a level, not a pulse when this bit is set.                                                                                                                                                                                                    |

ADDRESS 14: Status Register

| BIT   | TYPE | NAME             | DESCRIPTION                                                                                                                                                                                                                                                                                           |
|-------|------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 LSB | R/W  | CHAN_INPUT_READY | The user sets this bit after loading the input registers. The chip clears this bit when the values have been read and it is time to load new ones. Part of the channel's parallel input handshake protocol.                                                                                           |
| 1     | R/W  | CHAN_MISSED      | The chip sets this bit If the user has not set the INPUT_READY bit before the chip reads the input registers. This bit high indicates that an error has occurred. Part of the channel's parallel input handshake protocol.                                                                            |
| 2     | R/W  | RES_INPUT_READY  | The user sets this bit after loading the input registers. The chip clears this bit when the values have been read and it is time to load new ones. Part of the resampler's parallel input handshake protocol.                                                                                         |
| 3     | R/W  | RES_MISSED       | The chip sets this bit If the user has not set the INPUT_READY bit before the chip reads the input registers. This bit high indicates that an error has occurred. Part of the resampler's parallel input handshake protocol.                                                                          |
| 4     | R/W  | CHAN_OVERFLOW    | Overflow was detected in the CIC shifter.                                                                                                                                                                                                                                                             |
| 5     | R/W  | SUMIO_OVERFLOW   | Overflow was detected in the sumio path at the final rounder. For normal uses this should not occur except in the final chip in a sumpath. In the final chip the D/A loading is often optimized to balance clipping and rounding noise resulting in a SUMIO_OVERFLOW every 10,000 to 100,000 samples. |
| 6     | R/W  | RES_OVERFLOW     | This bit is set by the chip if an overflow is detected in the resampler. This should never happen if the resampler is properly programmed.                                                                                                                                                            |
| 7     | R/W  | CK_LOSS_DETECTED | The chip sets this bit if it detects a clock loss.                                                                                                                                                                                                                                                    |

This register is modified by the chip setting or clearing bits to indicate status of a variety of conditions. The user reads the status register to detect the status and rewrites it to be able to detect the next change in status.

The CHAN\_INPUT\_READY and RES\_INPUT\_READY bits are used to tell an external processor when to load new input samples. If desired, the CHREQ and RREQ pins can be used as an interrupt to the external processor to tell the processor when to load new samples. The user does not need to set the INPUT\_READY bits if interrupts are used. If INPUT\_READY is not set, however, the MISSED flag will not be valid. The same input block design is used for channels and the resampler. The resampler always requires complex input data. The channels can accept real input data. The parallel input mode assumes the data are being entered as complex pairs, even when the data are real. To enter real data in the parallel mode, the user must put two real samples into each complex pair, the first sample in the I-half and the second in the Q-half.

ADDRESS 15: Page Register

| BIT | TYPE | NAME      | DESCRIPTION                              |
|-----|------|-----------|------------------------------------------|
| 0-5 | R/W  | Page[0:5] | Page number for addresses 16 through 31. |
| 6,7 | R/W  | Unused    |                                          |

#### 5.2 PAGED REGISTERS

Addresses 16 through 31 are used in pages as determined by the page map register (address 15). The page assignments are:

**Table 6: Page Assignments** 

| PAGE  | DESCRIPTION                                                                      |
|-------|----------------------------------------------------------------------------------|
| 0     | Frequency and Phase for Channels A and B<br>Also Checksum And Revision Registers |
| 1     | Frequency and Phase for Channels C and D                                         |
| 2     | Input Gain Settings                                                              |
| 3     | Channel Input Registers                                                          |
| 4     | Resampler Input Registers                                                        |
| 5     | I/O Control Registers                                                            |
| 6,7   | unused                                                                           |
| 8     | Resampler Control Registers                                                      |
| 9     | Resampler Ratio Registers                                                        |
| 10-15 | unused                                                                           |
| 16-19 | Channel A PFIR Coefficients                                                      |
| 20-23 | Channel B PFIR Coefficients                                                      |
| 24-27 | Channel C PFIR Coefficients                                                      |
| 28-31 | Channel D PFIR Coefficients                                                      |
| 32-63 | Resampler Coefficients                                                           |

#### 5.3 FREQUENCY AND PHASE PAGES (PAGES 0 AND 1)

Pages 0 and 1 are used to set the tuning frequencies and phase offsets of the four channels. Page 0 also contains the read only checksum diagnostic register and the mask revision register.

The 32 bit frequency control word is defined as:  $FREQ = 2^{32}F/F_{CK}$  where F is the desired tuning frequency and  $F_{CK}$  is the chip's clock rate (not the CK2X rate). Use positive frequency values to upconvert signals. Use negative frequency values to upconvert inverted spectrums. The 32 bit 2's complement frequency words are entered as four bytes, the least significant byte in the lowest address, the most significant in the highest address.

In the complex output mode (COMPLEX\_OUT=1 in address 13) FREQ must be doubled: FREQ =  $2^{33}$ F/F<sub>CK</sub>

The 16 bit phase offset is defined as: PHASE =  $2^{16}P/2\pi$  where P is the desired phase in radians from 0 to  $2\pi$ .

#### PAGE 0: Channels A and B

#### ADDRESSES 16, 17, 18, and 19: Frequency Channel A

| ADDRESS | TYPE | NAME          | DESCRIPTION             |
|---------|------|---------------|-------------------------|
| 16      | R/W  | FREQ_A[0:7]   | Byte 0 (LSBs) of FREQ_A |
| 17      | R/W  | FREQ_A[8:15]  | Byte 1 of FREQ_A        |
| 18      | R/W  | FREQ_A[16:23] | Byte 2 of FREQ_A        |
| 19      | R/W  | FREQ_A[24:31] | Byte 3 (MSBs) of FREQ_A |

#### ADDRESSES 20, 21: Phase Channel A

| ADDRESS | TYPE | NAME          | DESCRIPTION              |
|---------|------|---------------|--------------------------|
| 20      | R/W  | PHASE_A[0:7]  | Byte 0 (LSBs) of PHASE_A |
| 21      | R/W  | PHASE_A[8:15] | Byte 1 (MSBs) of PHASE_A |

#### ADDRESSES 24, 25, 26, and 27: Frequency Channel B

| ADDRESS | TYPE | NAME          | DESCRIPTION             |
|---------|------|---------------|-------------------------|
| 24      | R/W  | FREQ_B[0:7]   | Byte 0 (LSBs) of FREQ_B |
| 25      | R/W  | FREQ_B[8:15]  | Byte 1 of FREQ_B        |
| 26      | R/W  | FREQ_B[16:23] | Byte 2 of FREQ_B        |
| 27      | R/W  | FREQ_B[24:31] | Byte 3 (MSBs) of FREQ_B |

#### ADDRESSES 28, 29: Phase Channel B

| ADDRESS | TYPE | NAME          | DESCRIPTION              |
|---------|------|---------------|--------------------------|
| 20      | R/W  | PHASE_B[0:7]  | Byte 0 (LSBs) of PHASE_B |
| 21      | R/W  | PHASE_B[8:15] | Byte 1 (MSBs) of PHASE_B |

#### ADDRESSES 30, 31: Checksum and Revision Registers

| ADDRESS | TYPE  | NAME     | DESCRIPTION                                      |
|---------|-------|----------|--------------------------------------------------|
| 30      | Ronly | CHECKSUM | The 8 bit diagnostic checksum. See Section 3.14. |
| 31      | Ronly | REVISION | The 8 bit Revision number. See Section 3.16.     |

#### PAGE 1: Channels C and D

#### ADDRESSES 16, 17, 18, and 19: Frequency Channel C

| ADDRESS | TYPE | NAME          | DESCRIPTION             |
|---------|------|---------------|-------------------------|
| 16      | R/W  | FREQ_C[0:7]   | Byte 0 (LSBs) of FREQ_C |
| 17      | R/W  | FREQ_C[8:15]  | Byte 1 of FREQ_C        |
| 18      | R/W  | FREQ_C[16:23] | Byte 2 of FREQ_C        |
| 19      | R/W  | FREQ_C[24:31] | Byte 3 (MSBs) of FREQ_C |

#### ADDRESSES 20, 21: Phase Channel C

| ADDRESS | TYPE | NAME          | DESCRIPTION              |
|---------|------|---------------|--------------------------|
| 20      | R/W  | PHASE_C[0:7]  | Byte 0 (LSBs) of PHASE_C |
| 21      | R/W  | PHASE_C[8:15] | Byte 1 (MSBs) of PHASE_C |

#### ADDRESSES 24, 25, 26, and 27: Frequency Channel D

| ADDRESS | TYPE | NAME          | DESCRIPTION             |
|---------|------|---------------|-------------------------|
| 24      | R/W  | FREQ_D[0:7]   | Byte 0 (LSBs) of FREQ_D |
| 25      | R/W  | FREQ_D[8:15]  | Byte 1 of FREQ_D        |
| 26      | R/W  | FREQ_D[16:23] | Byte 2 of FREQ_D        |
| 27      | R/W  | FREQ_D[24:31] | Byte 3 (MSBs) of FREQ_D |

#### ADDRESSES 28, 29: Phase Channel D

| ADDRESS | TYPE | NAME          | DESCRIPTION              |
|---------|------|---------------|--------------------------|
| 20      | R/W  | PHASE_D[0:7]  | Byte 0 (LSBs) of PHASE_D |
| 21      | R/W  | PHASE_D[8:15] | Byte 1 (MSBs) of PHASE_D |

#### 5.4 INPUT GAIN PAGE (PAGE 2)

This page contains independent gain settings for the four channels. Gain is G/128, where G is in two's complement format. Page two registers are listed in the table below.

#### ADDRESSES 16, 17, 18, and 19: Input Gain

| ADDRESS | TYPE | NAME        | DESCRIPTION                |
|---------|------|-------------|----------------------------|
| 16      | R/W  | GAIN_A[0:7] | The gain (G) for channel A |
| 17      | R/W  | GAIN_B[0:7] | The gain (G) for channel B |
| 18      | R/W  | GAIN_C[0:7] | The gain (G) for channel C |
| 19      | R/W  | GAIN_D[0:7] | The gain (G) for channel D |

#### 5.5 CHANNEL INPUT PAGE (PAGE 3)

Page 3 is used to enter input data in the parallel mode (see PARALLEL\_A,B,C and D in address of the IO control page).

#### **ADDRESSES 16 to 31: Channel Inputs**

| ADDRESS | TYPE | NAME           | DESCRIPTION                       |
|---------|------|----------------|-----------------------------------|
| 16      | R/W  | CHAN_A_I[0:7]  | The 8 LSBs of Channel A's I input |
| 17      | R/W  | CHAN_A_I[8:15] | The 8 MSBs of Channel A's I input |
| 18      | R/W  | CHAN_A_QI[0:7] | The 8 LSBs of Channel A's Q input |
| 19      | R/W  | CHAN_A_Q[8:15] | The 8 MSBs of Channel A's Q input |
| 20      | R/W  | CHAN_B_I[0:7]  | The 8 LSBs of Channel A's I input |
| 21      | R/W  | CHAN_B_I[8:15] | The 8 MSBs of Channel A's I input |
| 22      | R/W  | CHAN_B_QI[0:7] | The 8 LSBs of Channel A's Q input |
| 23      | R/W  | CHAN_B_Q[8:15] | The 8 MSBs of Channel A's Q input |
| 24      | R/W  | CHAN_C_I[0:7]  | The 8 LSBs of Channel A's I input |
| 25      | R/W  | CHAN_C_I[8:15] | The 8 MSBs of Channel A's I input |
| 26      | R/W  | CHAN_C_QI[0:7] | The 8 LSBs of Channel A's Q input |
| 27      | R/W  | CHAN_C_Q[8:15] | The 8 MSBs of Channel A's Q input |
| 28      | R/W  | CHAN_D_I[0:7]  | The 8 LSBs of Channel D's I input |
| 29      | R/W  | CHAN_D_I[8:15] | The 8 MSBs of Channel D's I input |
| 30      | R/W  | CHAN_D_QI[0:7] | The 8 LSBs of Channel D's Q input |
| 31      | R/W  | CHAN_D_Q[8:15] | The 8 MSBs of Channel D's Q input |

The CHAN\_INPUT\_READY and CHAN\_MISSED control bits in the status register (address 14) can be used as "handshake" signals between the chip and the external processor providing the data. The external processor sets CHAN\_INPUT\_READY after it has loaded the channel inputs into page 3. The chip will then clear CHAN\_INPUT\_READY when it has used the new inputs. The external processor can monitor CHAN\_INPUT\_READY to determine when it is time to load new inputs. If the external processor has not set CHAN\_INPUT\_READY when the chip wants to use the inputs, then it will set CHAN\_MISSED to let the external processor know that a handshake error has occurred and input samples have been missed.

The external processor can also use the CHREQ output as an interrupt to know new samples are needed.

## 5.6 RESAMPLER INPUT PAGE (PAGE 4)

Page 4 is used to enter input data in the parallel mode (see PARALLEL\_A,B,C and D in address of the IO control page).

#### **ADDRESSES 16 to 31: Resampler Inputs**

| ADDRESS | TYPE | NAME          | DESCRIPTION                                 |
|---------|------|---------------|---------------------------------------------|
| 16      | R/W  | RES_A_I[0:7]  | The 8 LSBs of Resampler Channel A's I input |
| 17      | R/W  | RES_A_I[8:15] | The 8 MSBs of Resampler Channel A's I input |
| 18      | R/W  | RES_A_QI[0:7] | The 8 LSBs of Resampler Channel A's Q input |
| 19      | R/W  | RES_A_Q[8:15] | The 8 MSBs of Resampler Channel A's Q input |
| 20      | R/W  | RES_B_I[0:7]  | The 8 LSBs of Resampler Channel A's I input |
| 21      | R/W  | RES_B_I[8:15] | The 8 MSBs of Resampler Channel A's I input |
| 22      | R/W  | RES_B_QI[0:7] | The 8 LSBs of Resampler Channel A's Q input |
| 23      | R/W  | RES_B_Q[8:15] | The 8 MSBs of Resampler Channel A's Q input |
| 24      | R/W  | RES_C_I[0:7]  | The 8 LSBs of Resampler Channel A's I input |
| 25      | R/W  | RES_C_I[8:15] | The 8 MSBs of Resampler Channel A's I input |
| 26      | R/W  | RES_C_QI[0:7] | The 8 LSBs of Resampler Channel A's Q input |
| 27      | R/W  | RES_C_Q[8:15] | The 8 MSBs of Resampler Channel A's Q input |
| 28      | R/W  | RES_D_I[0:7]  | The 8 LSBs of Resampler Channel D's I input |
| 29      | R/W  | RES_D_I[8:15] | The 8 MSBs of Resampler Channel D's I input |
| 30      | R/W  | RES_D_QI[0:7] | The 8 LSBs of Resampler Channel D's Q input |
| 31      | R/W  | RES_D_Q[8:15] | The 8 MSBs of Resampler Channel D's Q input |

The RES\_INPUT\_READY and RES\_MISSED control bits in the status register (address 14) can be used as "handshake" signals between the chip and the external processor providing the data. The external processor sets RES\_INPUT\_READY after it has loaded the channel inputs into page 3. The chip will then clear RES\_INPUT\_READY when it has used the new inputs. The external processor can monitor RES\_INPUT\_READY to determine when it is time to load new inputs. If the external processor has not set RES\_INPUT\_READY when the chip wants to use the inputs, then it will set RES\_MISSED to let the external processor know that a handshake error has occurred and input samples have been missed.

The external processor can also use the RREQ output as an interrupt to know new samples are needed.

## 5.7 I/O CONTROL PAGE (PAGE 5)

Page 5 controls the formatting and IO speed of channel and resampler inputs, resampler output, sumout and enables for the various outputs. Page five registers are listed in the table below:

**Table 7: IO Control Page Registers (Page 5)** 

| ADDRESS | NAME                                      | DESCRIPTION                                                                                  |
|---------|-------------------------------------------|----------------------------------------------------------------------------------------------|
| 16      | Channel Input Mode                        | Channel input format (packed, clock and frame polarity, parallel or serial).                 |
| 17      | Resampler Input Mode                      | Resampler input format (packed, clock and frame polarity, parallel or serial).               |
| 18      | Resampler Output Mode                     | Controls resampler output clock rate, sync, polarity, and frame polarity.                    |
| 19      | Sum IOMode                                | Sum IO path rounding, delay, shifting, and clear.                                            |
| 20      | Serial Controller Modes                   | Controls request clock rate, sync, and polarity.                                             |
| 21      | Serial Controller Frame<br>Count          | Sets the serial controller's frame length.                                                   |
| 22      | Serial Controller Frame<br>Delays A and B | Delay positions for serial controller frame strobes A and B.                                 |
| 23      | Serial Controller Frame<br>Delays C and D | Delay positions for serial controller frame strobes C and D.                                 |
| 24      | Output Enables                            | Output enables for sum, resampler, request, frame strobes, sync out, and request polarities. |
| 25      | Resampler Clock Divider                   | Sets the clock rate for the resampler computations                                           |
| 26-31   | Unused                                    |                                                                                              |

## **ADDRESS 16:** Channel Input Mode Register, suggested default = 0x01

| BIT   | TYPE | NAME       | DESCRIPTION                                                                                                                                                                                                                                              |
|-------|------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 LSB | R/W  | PACKED     | Puts the channel serial inputs into the 32 bit transfer mode where each complex pair is packed into 32 bit words. The complex pair is formatted as I word in the upper 16 bits and the Q word in the lower 16 bits. Each word is formatted as MSB first. |
| 1     | R/W  | Unused     |                                                                                                                                                                                                                                                          |
| 2     | R/W  | SCK_POL    | The <b>SIN</b> Input bits and <b>SFS</b> frame strobes are clocked in on the trailing edge of SCK when this bit is set. The rising edge is used when this bit is low.                                                                                    |
| 3     | R/W  | SFS_POL    | The <b>SFS</b> signal is treated as active low when this bit is set. Otherwise the signal is treated as active high.                                                                                                                                     |
| 4     | R/W  | PARALLEL_A | The parallel/Serial control for channel input A. When low input for channel A is taken from the serial port. When high it is taken from the channel input page registers.                                                                                |
| 5     | R/W  | PARALLEL_B | The parallel/Serial control for channel B.                                                                                                                                                                                                               |
| 6     | R/W  | PARALLEL_C | The parallel/Serial control for channel C.                                                                                                                                                                                                               |
| 7     | R/W  | PARALLEL_D | The parallel/Serial control for channel D.                                                                                                                                                                                                               |

## I/O CONTROL PAGE 5 (continue)

## **ADDRESS 17:** Resampler Input Mode Register, suggested default = 0x03

| BIT   | TYPE | NAME           | DESCRIPTION                                                                                                                                                                                                                                                |
|-------|------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 LSB | R/W  | RES_PACKED     | Puts the resampler serial inputs into the 32 bit transfer mode where each complex pair is packed into 32 bit words. The complex pair is formatted as I word in the upper 16 bits and the Q word in the lower 16 bits. Each word is formatted as MSB first. |
| 1     | R/W  | SC_MODE        | Set to zero when the serial controller is being used with the resampler and is set to 1 when it is used with the channels.                                                                                                                                 |
| 2     | R/W  | RCK_POL        | The <b>RIN</b> Input bits and <b>RFS</b> frame strobes are clocked in on the trailing edge of RSCK when this bit is set. The rising edge is used when this bit is low.                                                                                     |
| 3     | R/W  | RFS_POL        | The <b>RFS</b> signal is treated as active low when this bit is set. Otherwise the signal is treated as active high.                                                                                                                                       |
| 4     | R/W  | RES_PARALLEL_A | The parallel/Serial control for resampler input A. When low input for resampler channel A is taken from the serial port. When high it is taken from the resampler input page registers.                                                                    |
| 5     | R/W  | RES_PARALLEL_B | The parallel/Serial control for resampler channel B.                                                                                                                                                                                                       |
| 6     | R/W  | RES_PARALLEL_C | The parallel/Serial control for resampler channel C.                                                                                                                                                                                                       |
| 7     | R/W  | RES_PARALLEL_D | The parallel/Serial control for resampler channel D.                                                                                                                                                                                                       |

## **ADDRESS 18:** Resampler Output Mode Register, suggested default = 0x51

| BIT     | TYPE | NAME      | DESCRIPTION                                                                                                                                                       |
|---------|------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-3 LSB | R/W  | ROCK_RATE | The resampler serial output clock rate is ROCK = CK/(1+ROCK_RATE). The serial clock changes on the rising edge of CK when ROCK_RATE is even.                      |
| 4       | R/W  | ROCK_POL  | Resampler serial output clock polarity. Inverts ROCK. When ROCK_POL=0 and ROCK_RATE=0, ROCK is a slightly delayed version of CK.                                  |
| 5       | R/W  | ROFS_POL  | Resampler frame strobe polarity. If low, the frame strobe pulses high for one RCK period prior to the first transmitted bit. If high the frame strobe pulses low. |
| 6,7     | R/W  | ROCK_SYNC | Sync control for the resampler output clock. The sync settings are 0 =never; 1 = SIA; 2 =SIB; 3=Always.                                                           |

## **ADDRESS 19:** Sum IOMode Register, suggested default = 0xB8

| BIT     | TYPE | NAME      | DESCRIPTION                                                                                                                                                                                                                                                             |
|---------|------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-2 LSB | R/W  | SUM_ROUND | Round the output to 22-(2*SUM_ROUND) bits. The remaining low order bits are cleared. In normal use SUM_ROUND is 0 for all chips in a sum path except the final one. The final one is programmed to match the number of bits used by the D/A or other follow-on devices. |
| 3-5     | R/W  | SUM_SCALE | Shift the sum output up by SUM_SCALE bits prior to rounding. In normal use SUM_SCALE is 0 for all chips in a sum path except the final one. The final one is typically programmed so that the output has a 14 dB crest factor.                                          |
| 6       | R/W  | SUM_DELAY | The latency sumin to sumout is 8 cycles. Enabling this bit adds 8 cycles of latency to the output of the 4 internal channels to match the delay from one previous chip.                                                                                                 |
| 7       | R/W  | SUM_CLEAR | Clears sumin data so that regardless of the input to the sumin port it does not affect the sum output.                                                                                                                                                                  |

## I/O CONTROL PAGE 5 (continue)

## ADDRESS 20: Serial Controller Output Mode Register, suggested default = 0x51

| BIT     | TYPE | NAME      | DESCRIPTION                                                                                                                                                                           |
|---------|------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-3 LSB | R/W  | SCCK_RATE | The SCCK output rate is set to SCCK = CK / SCCK_RATE. The serial clock is always approximately 50% duty cycle. The serial clock changes on the rising edge of CK when SCCK_RATE even. |
| 4       | R/W  | SCCK_POL  | Serial controller clock polarity. Inverts SCCK. When SCCK_POL=0 and SCCK_RATE=0, RCK is a slightly delayed version of CK.                                                             |
| 5       | R/W  | SCFS_POL  | Serial controller frame strobe polarity. If low, the frame strobe pulses high for one SCCK period prior to the first transmitted bit. If high the frame strobe pulses low.            |
| 6,7     | R/W  | SCCK_SYNC | Sync control for the SCCK clock. The sync settings are 0 = never; 1=SIA; 2=SIB; 3=Always.                                                                                             |

## **ADDRESS 21:** Serial Controller Frame Count, suggested default = 0x17

| BIT | TYPE | NAME         | DESCRIPTION                                                                                           |
|-----|------|--------------|-------------------------------------------------------------------------------------------------------|
| 0-7 | R/W  | SC_FRAME_CNT | The initial value for the serial controller frame counter. Sets the serial controller's frame length. |

The frame counter is preloaded with this value and held there until SCSTART. Once SCSTART is received the counter is decremented with each SCCK clock. When the lower four bits are zero and the upper four bits match one of the SC\_FRAME\_DELAY values, then the respective frame strobe is output. If unpacked then bit 4 of the counter is forced to zero for the match, resulting in a pair of strobes separated by 16 clocks for each frame strobe delay value.

#### **ADDRESS 22:** SC Frame Delays A and B, suggested default = 0x11

| BIT | TYPE | NAME             | DESCRIPTION                                              |
|-----|------|------------------|----------------------------------------------------------|
| 0-3 | R/W  | SC_FRAME_DELAY_A | Delay value for serial controller output frame strobe A. |
| 4-7 | R/W  | SC_FRAME_DELAY_B | Delay value for serial controller output frame strobe B. |

## **ADDRESS 23: SC Frame Delays C and D**, suggested default = 0x11

| BIT | TYPE | NAME             | DESCRIPTION                                              |
|-----|------|------------------|----------------------------------------------------------|
| 0-3 | R/W  | SC_FRAME_DELAY_C | Delay value for serial controller output frame strobe C. |
| 4-7 | R/W  | SC_FRAME_DELAY_D | Delay value for serial controller output frame strobe D. |

## I/O CONTROL PAGE 5 (continue)

## **ADDRESS 24:** Output Enable Register, suggested default = 0x3, fSet to zero on power up

| BIT   | TYPE | NAME      | DESCRIPTION                                                                                                                          |
|-------|------|-----------|--------------------------------------------------------------------------------------------------------------------------------------|
| 0 LSB | R/W  | SUM_EN    | Enable sumout pins.                                                                                                                  |
| 1     | R/W  | RES_EN    | Enable resampler serial data out, resampler frame strobes, and resampler serial clocks.                                              |
| 2     | R/W  | REQ_EN    | Enable resampler and channel request outputs.                                                                                        |
| 3     | R/W  | SC_EN     | Enable serial controller serial clocks and frame strobes.                                                                            |
| 4     | R/W  | SO_EN     | Enable the sync output (SO) pin                                                                                                      |
| 5     | R/W  | Unused    |                                                                                                                                      |
| 6     | R/W  | CHREQ_POL | Invert the channel request. This is useful when the request signal is used as a frame strobe with some DSPs (such as Lucent 1620).   |
| 7     | R/W  | RREQ_POL  | Invert the resampler request. This is useful when the request signal is used as a frame strobe with some DSPs (such as Lucent 1620). |

## ADDRESS 25: Resampler Clock Divide Register, Must be set to 0x00, Set to zero on power up

| BIT | TYPE | NAME        | DESCRIPTION               |
|-----|------|-------------|---------------------------|
| 0-7 | R/W  | RES_CLK_DIV | Resampler clock division. |

The resampler clock divider is not functional and must be set to zero.

## 5.8 RESAMPLER CONTROL PAGE (PAGE 8)

This page controls the resampler. The address assignments are:

**Table 8: Resampler Control Registers** 

| ADDRESS | NAME          | DESCRIPTION                                       |
|---------|---------------|---------------------------------------------------|
| 16      | N-channels    | Sets the number of resampler channels and filters |
| 17      | N-Multiplies  | Sets the number of multiplies per output          |
| 18      | Filter Select | Maps filters to resampler channels                |
| 19      | Final Shift   | Sets the final gain shift                         |
| 20      | Serial Map    | Maps serial inputs to resampler channels          |
| 21      | Ratio Sync    | Synchronizes the ratio selection changes.         |
| 22      | unused        |                                                   |
| 23      | Ratio Map     | Maps ratios to resampler channels                 |
| 24-31   | Unused        |                                                   |

## **ADDRESS 16: N-Channels Out Register**, *Suggested default* = 0x23

| BIT     | TYPE | NAME     | DESCRIPTION                                                                                                                                                                                                                                                                                                         |
|---------|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-1 LSB | R/W  | NC       | Must be set to NC=NCHAN-1, where NCHAN is the number of resampler channels to be generated. A value of NC=0 means one resampler channel. A value of NC=1 means two resampler channels. Use a value of NC=3 for either three or four resampler channels. A value of 2 is illegal and will produce erroneous results. |
| 2-3     | R/W  | NF       | Must be set to NF=NFILTER-1, where NFILTER is the number of resampler filters. Used to partition the resampler coefficient RAM. A value of NF=0 means one filter (normal case). A value of NF=1 means two filters. A value of NF=3 means four filters. A value of 2 is illegal.                                     |
| 4-6     | R/W  | RES_SYNC | The resampler is synchronized to this sync source. This sync clears the delay accumulators in all channels at the same time. The sync modes are: 0,1 and 5 are "never", 2=SIA, 3=SIB, 4=OS, and 6,7 are "always".                                                                                                   |
| 7 MSB   | R/W  | Unused   |                                                                                                                                                                                                                                                                                                                     |

## **ADDRESS 17:** N-Multiplies Register, Suggested default = 0x0E

| BIT     | TYPE | NAME       | DESCRIPTION                                                                                                                                                                                                                                                                           |
|---------|------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-5 LSB | R/W  | NM         | Must be set to NM=NMULT-1, where NMULT is the number of resampler multiplies. The minimum legal value is NM=5, the maximum is NM=63 but typically the maximum will be set by other constraints (see Section 3.7.4). In the case of a single channel output the minimum value is NM=6. |
| 6       | R/W  | NO_SYM_RES | The resampler filter is presumed to be symmetric unless this bit is set.                                                                                                                                                                                                              |
| 7 MSB   | R/W  | Unused     |                                                                                                                                                                                                                                                                                       |

## **RESAMPLER CONTROL PAGE 8 (continue)**

## **ADDRESS 18:** Filter Select Register, Suggested default = 0x00

| BIT     | TYPE | NAME         | DESCRIPTION                                                                                                                                     |
|---------|------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-1 LSB | R/W  | FILTER_SEL_0 | The filter map for resampler channel 0. This select which of the NFILTER filters to use for this channel. Must be less than or equal to NFILTER |
| 2-3     | R/W  | FILTER_SEL_1 | The filter map for resampler channel 1.                                                                                                         |
| 4-5     | R/W  | FILTER_SEL_2 | The filter map for resampler channel 2.                                                                                                         |
| 6-7 MSB | R/W  | FILTER_SEL_3 | The filter map for resampler channel 3.                                                                                                         |

## **ADDRESS 19:** Final Shift Register, Suggested default = 0x14

| BIT      | TYPE | NAME        | DESCRIPTION                                                                                                                     |
|----------|------|-------------|---------------------------------------------------------------------------------------------------------------------------------|
| 0-3 LSB  | R/W  | FINAL_SHIFT | The final shift up applied to all resampler channels before rounding and outputting. Legal values are 0-15.                     |
| 4-5      | R/W  | ROUND       | Round the output to 12 (ROUND=0), 16 (ROUND=1), 20 bits (ROUND=2) or 24 bits (ROUND=3). Note, ROUND must be set to 1 (16 bits). |
| 6,7 (MSB | R/W  | Unused      |                                                                                                                                 |

## **ADDRESS 20:** Serial Map Register, Suggested default = 0xE4

| BIT     | TYPE | NAME         | DESCRIPTION                                                                                                       |
|---------|------|--------------|-------------------------------------------------------------------------------------------------------------------|
| 0-1 LSB | R/W  | SERIAL_MAP_A | The map for serial input A. This tells the hardware which resampler channel serial input A should be directed to. |
| 2-3     | R/W  | SERIAL_MAP_B | The map for serial input B.                                                                                       |
| 4-5     | R/W  | SERIAL_MAP_C | The map for serial input C.                                                                                       |
| 6-7 MSB | R/W  | SERIAL_MAP_D | The map for serial input D.                                                                                       |

This register maps resampler serial inputs to resampler channels. For most applications this will be a simple map of input A to resampler channel 0, input B to resampler channel 1, etc. However, for two channel and one channel modes the mapping is non-standard. The resampler input buffer requires that serial input D is always active, so in the single channel mode serial input D must be mapped to resampler channel 0. This requires the serial map register to be set to 0x00. For two channels, serial inputs C and D will be active and they should be mapped to resampler channels 0 and 1. This requires the serial map register to be set to 0x40.

### **ADDRESS 21:** Ratio Sync, Suggested default = 0x20

| BIT     | TYPE | NAME       | DESCRIPTION                                                                                                                                                      |
|---------|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-3 LSB | R/W  | TEST       | For Factory test purposes, must be set to zero.                                                                                                                  |
| 4-6     | R/W  | RATIO_SYNC | Changes to the ratio map (address 23) are synchronized to this sync source. The sync modes are: 0,1 and 5 are "never", 2=SIA, 3=SIB, 4=OS, and 6,7 are "always". |
| 7 MSB   | R/W  | Unused     |                                                                                                                                                                  |

When processing complex input signals partial results are computed in adjacent channels that must be summed together to produce a meaningful result. This control bit informs the resampler to save the data presented to it's input and add it to the next sample presented (if the chip is properly set up this will be from the next channel). In this manner the real and imaginary portions of the input are rejoined prior to resampling.

## **RESAMPLER CONTROL PAGE 8 (continue)**

**ADDRESS 23:** Ratio Map Register Suggested default = 0x00

| BIT     | TYPE | NAME        | DESCRIPTION                                                                                                                 |
|---------|------|-------------|-----------------------------------------------------------------------------------------------------------------------------|
| 0-1 LSB | R/W  | RATIO_MAP_0 | The ratio map for resampler channel 0. This tells the hardware which resampler ratio should be use for resampler channel 0. |
| 2-3     | R/W  | RATIO_MAP_1 | The ratio map for resampler channel 1.                                                                                      |
| 4-5     | R/W  | RATIO_MAP_2 | The ratio map for resampler channel 2.                                                                                      |
| 6-7 MSB | R/W  | RATIO_MAP_3 | The ratio map for resampler channel 3.                                                                                      |

The default ratio maps select ratio 0 for all four channels. The resampler in the GC4116 must use the same ratio for all resampler channels, which means that the valid values for the ratio map are 0x00, 0x55, 0xAA and 0xFF to select ratio 0, 1, 2 or 3.

The ratio maps can also be used to synchronously switch between resampling ratios. This allows the chip's resampler to be used in timing loops where the ratio must toggle between several values which have been programmed into the chip.

## 5.9 RESAMPLER RATIO PAGE (PAGE 9)

This page stores four resampler ratios to be used by the resampler channels. Each ratio is the 32 bit ratio of the input sample rate to the output sample rate with an implicit decimal point six bits down from the top. The total range for the ratio is then 0 to 63. The hardware limits the decimation to be less than 32 (hence the MSB of the 32 bit word should always be zero).

RATIO =  $2^{26}$ (Input Sample Rate)/(Output Sample Rate)

**Table 9: Resampler Ratio Page** 

| ADDRESS | NAME           | ADDRESS | NAME           |
|---------|----------------|---------|----------------|
| 16      | RATIO_0 (LSBs) | 24      | RATIO_2 (LSBs) |
| 17      | RATIO_0        | 25      | RATIO_2        |
| 18      | RATIO_0        | 26      | RATIO_2        |
| 19      | RATIO_0 (MSBs) | 27      | RATIO_2 (MSBs) |
| 20      | RATIO_1 (LSBs) | 28      | RATIO_3 (LSBs) |
| 21      | RATIO_1        | 29      | RATIO_3        |
| 22      | RATIO_1        | 30      | RATIO_3        |
| 23      | RATIO_1 (MSBs) | 31      | RATIO_3 (MSBs) |

The ratio map register selects which ratio is used by the resampler.

## 5.10 PFIR COEFFICIENT PAGES (PAGES 16 to 31)

The user programmable filter PFIR coefficients are stored using pages 16 to 19 for channel A, pages 20 to 23 for channel B, pages 24 to 27 for channel C, and pages 28 to 31 for channel D.

**Table 10: PFIR Coefficient Pages** 

| Address | Pages 16, 20, 24 or 28        | Pages 17, 21, 25 or 29 | Pages 18, 22, 26 or 30 | Pages 19, 23, 27 or 31            |  |  |
|---------|-------------------------------|------------------------|------------------------|-----------------------------------|--|--|
| Address | Description                   | Description            | Description            | Description                       |  |  |
| 16      | h <sub>0</sub> LSBs (end tap) | h <sub>8</sub> LSBs    | h <sub>16</sub> LSBs   | h <sub>24</sub> LSBs              |  |  |
| 17      | h <sub>0</sub> MSBs (end tap) | h <sub>8</sub> MSBs    | h <sub>16</sub> MSBs   | h <sub>24</sub> MSBs              |  |  |
| 18      | h <sub>1</sub> LSBs           | h <sub>9</sub> LSBs    | h <sub>17</sub> LSBs   | h <sub>25</sub> LSBs              |  |  |
| 19      | h <sub>1</sub> MSBs           | h <sub>9</sub> MSBs    | h <sub>17</sub> MSBs   | h <sub>25</sub> MSBs              |  |  |
| 20      | h <sub>2</sub> LSBs           | h <sub>10</sub> LSBs   | h <sub>18</sub> LSBs   | h <sub>26</sub> LSBs              |  |  |
| 21      | h <sub>2</sub> MSBs           | h <sub>10</sub> MSBs   | h <sub>18</sub> MSBs   | h <sub>26</sub> MSBs              |  |  |
| 22      | h <sub>3</sub> LSBs           | h <sub>11</sub> LSBs   | h <sub>19</sub> LSBs   | h <sub>27</sub> LSBs              |  |  |
| 23      | h <sub>3</sub> MSBs           | h <sub>11</sub> MSBs   | h <sub>19</sub> MSBs   | h <sub>27</sub> MSBs              |  |  |
| 24      | h <sub>4</sub> LSBs           | h <sub>12</sub> LSBs   | h <sub>20</sub> LSBs   | h <sub>28</sub> LSBs              |  |  |
| 25      | h <sub>4</sub> MSBs           | h <sub>12</sub> MSBs   | h <sub>20</sub> MSBs   | h <sub>28</sub> MSBs              |  |  |
| 26      | h <sub>5</sub> LSBs           | h <sub>13</sub> LSBs   | h <sub>21</sub> LSBs   | h <sub>29</sub> LSBs              |  |  |
| 27      | h <sub>5</sub> MSBs           | h <sub>13</sub> MSBs   | h <sub>21</sub> MSBs   | h <sub>29</sub> MSBs              |  |  |
| 28      | h <sub>6</sub> LSBs           | h <sub>14</sub> LSBs   | h <sub>22</sub> LSBs   | h <sub>30</sub> LSBs              |  |  |
| 29      | h <sub>6</sub> MSBs           | h <sub>14</sub> MSBs   | h <sub>22</sub> MSBs   | h <sub>30</sub> MSBs              |  |  |
| 30      | h <sub>7</sub> LSBs           | h <sub>15</sub> LSBs   | h <sub>23</sub> LSBs   | h <sub>31</sub> LSBs (center tap) |  |  |
| 31      | h <sub>7</sub> MSBs           | h <sub>15</sub> MSBs   | h <sub>23</sub> MSBs   | h <sub>31</sub> MSBs (center tap) |  |  |

Coefficient h<sub>0</sub> is the first coefficient and coefficient h<sub>31</sub> is the center coefficient of the filter's impulse response. The 16 bit 2's complement coefficients are stored in two bytes, least significant byte first, for example, the LSBs of coefficient 0 are stored in address 16 and the MSBs in address 17.

TO LOAD A COEFFICIENT THE USER MUST WRITE THE LSBYTE FIRST FOLLOWED BY THE MSBYTE. Unknown values will be written into the LSBs if the MSB is written first. The coefficient registers are read/write.

## 5.11 RESAMPLER COEFFICIENT PAGES (PAGES 32-63)

These pages store the 256 resampler coefficients. Storing resampler coefficient values is similar to storing the coefficients for the PFIR filters. The resampler coefficients are 12 bits with the 8 LSBs written in one address, and the upper 4 bits written as the 4 LSBs of the next address. When reading back resampler coefficients the top four bits of the second address always read back zero.

The resampler coefficient RAM must be written in blocks of eight addresses (four coefficients). Writes to the RAM occur when a write is done to addresses 23 or 31. Supplying coefficients in sequential order will write correctly to the RAM. If just a portion of the resampler coefficient RAM is to be updated, then one must write in blocks of the eight addresses 16 to 23, or 24 to 31. Writing to less than eight addresses will either result in no change to the RAM or unknown changes to some coefficients.

TO LOAD A COEFFICIENT THE USER MUST WRITE IN BLOCKS OF FOUR COEFFICIENTS. ONE MUST WRITE TO ADDRESSES 16-22 THEN ADDRESS 23 OR TO ADDRESSES 24-30 THEN ADDRESS 31.

| Address |                |                 |                 |                 |                 |                 |                 | P               | age             |                 |                 |                 |                  |                  |                  |                  |
|---------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|------------------|------------------|
| Address | 32             | 33              | 34              | 35              | 36              | 37              | 38              | 39              | 40              | 41              | 42              | 43              | 44               | 45               | 46               | 47               |
| 16      | h <sub>0</sub> | h <sub>8</sub>  | h <sub>16</sub> | h <sub>24</sub> | h <sub>32</sub> | h <sub>40</sub> | h <sub>48</sub> | h <sub>56</sub> | h <sub>64</sub> | h <sub>72</sub> | h <sub>80</sub> | h <sub>88</sub> | h <sub>96</sub>  | h <sub>104</sub> | h <sub>112</sub> | h <sub>120</sub> |
| 17      | h <sub>0</sub> | h <sub>8</sub>  | h <sub>16</sub> | h <sub>24</sub> | h <sub>32</sub> | h <sub>40</sub> | h <sub>48</sub> | h <sub>56</sub> | h <sub>64</sub> | h <sub>72</sub> | h <sub>80</sub> | h <sub>88</sub> | h <sub>96</sub>  | h <sub>104</sub> | h <sub>112</sub> | h <sub>120</sub> |
| 18      | h <sub>1</sub> | h <sub>9</sub>  | h <sub>17</sub> | h <sub>25</sub> | h <sub>33</sub> | h <sub>41</sub> | h <sub>49</sub> | h <sub>57</sub> | h <sub>65</sub> | h <sub>73</sub> | h <sub>81</sub> | h <sub>89</sub> | h <sub>97</sub>  | h <sub>105</sub> | h <sub>113</sub> | h <sub>121</sub> |
| 19      | h <sub>1</sub> | h <sub>9</sub>  | h <sub>17</sub> | h <sub>25</sub> | h <sub>33</sub> | h <sub>41</sub> | h <sub>49</sub> | h <sub>57</sub> | h <sub>65</sub> | h <sub>73</sub> | h <sub>81</sub> | h <sub>89</sub> | h <sub>97</sub>  | h <sub>105</sub> | h <sub>113</sub> | h <sub>121</sub> |
| 20      | h <sub>2</sub> | h <sub>10</sub> | h <sub>18</sub> | h <sub>26</sub> | h <sub>34</sub> | h <sub>42</sub> | h <sub>50</sub> | h <sub>58</sub> | h <sub>66</sub> | h <sub>74</sub> | h <sub>82</sub> | h <sub>90</sub> | h <sub>98</sub>  | h <sub>106</sub> | h <sub>114</sub> | h <sub>122</sub> |
| 21      | h <sub>2</sub> | h <sub>10</sub> | h <sub>18</sub> | h <sub>26</sub> | h <sub>34</sub> | h <sub>42</sub> | h <sub>50</sub> | h <sub>58</sub> | h <sub>66</sub> | h <sub>74</sub> | h <sub>82</sub> | h <sub>90</sub> | h <sub>98</sub>  | h <sub>106</sub> | h <sub>114</sub> | h <sub>122</sub> |
| 22      | h <sub>3</sub> | h <sub>11</sub> | h <sub>19</sub> | h <sub>27</sub> | h <sub>35</sub> | h <sub>43</sub> | h <sub>51</sub> | h <sub>59</sub> | h <sub>67</sub> | h <sub>75</sub> | h <sub>83</sub> | h <sub>91</sub> | h <sub>99</sub>  | h <sub>107</sub> | h <sub>115</sub> | h <sub>123</sub> |
| 23      | h <sub>3</sub> | h <sub>11</sub> | h <sub>19</sub> | h <sub>27</sub> | h <sub>35</sub> | h <sub>43</sub> | h <sub>51</sub> | h <sub>59</sub> | h <sub>67</sub> | h <sub>75</sub> | h <sub>83</sub> | h <sub>91</sub> | h <sub>99</sub>  | h <sub>107</sub> | h <sub>115</sub> | h <sub>123</sub> |
| 24      | h <sub>4</sub> | h <sub>12</sub> | h <sub>20</sub> | h <sub>28</sub> | h <sub>36</sub> | h <sub>44</sub> | h <sub>52</sub> | h <sub>60</sub> | h <sub>68</sub> | h <sub>76</sub> | h <sub>84</sub> | h <sub>92</sub> | h <sub>100</sub> | h <sub>108</sub> | h <sub>116</sub> | h <sub>124</sub> |
| 25      | h <sub>4</sub> | h <sub>12</sub> | h <sub>20</sub> | h <sub>28</sub> | h <sub>36</sub> | h <sub>44</sub> | h <sub>52</sub> | h <sub>60</sub> | h <sub>68</sub> | h <sub>76</sub> | h <sub>84</sub> | h <sub>92</sub> | h <sub>100</sub> | h <sub>108</sub> | h <sub>116</sub> | h <sub>124</sub> |
| 26      | h <sub>5</sub> | h <sub>13</sub> | h <sub>21</sub> | h <sub>29</sub> | h <sub>37</sub> | h <sub>45</sub> | h <sub>53</sub> | h <sub>61</sub> | h <sub>69</sub> | h <sub>77</sub> | h <sub>85</sub> | h <sub>93</sub> | h <sub>101</sub> | h <sub>109</sub> | h <sub>117</sub> | h <sub>125</sub> |
| 27      | h <sub>5</sub> | h <sub>13</sub> | h <sub>21</sub> | h <sub>29</sub> | h <sub>37</sub> | h <sub>45</sub> | h <sub>53</sub> | h <sub>61</sub> | h <sub>69</sub> | h <sub>77</sub> | h <sub>85</sub> | h <sub>93</sub> | h <sub>101</sub> | h <sub>109</sub> | h <sub>117</sub> | h <sub>125</sub> |
| 28      | h <sub>6</sub> | h <sub>14</sub> | h <sub>22</sub> | h <sub>30</sub> | h <sub>38</sub> | h <sub>46</sub> | h <sub>54</sub> | h <sub>62</sub> | h <sub>70</sub> | h <sub>78</sub> | h <sub>86</sub> | h <sub>94</sub> | h <sub>102</sub> | h <sub>110</sub> | h <sub>118</sub> | h <sub>126</sub> |
| 29      | h <sub>6</sub> | h <sub>14</sub> | h <sub>22</sub> | h <sub>30</sub> | h <sub>38</sub> | h <sub>46</sub> | h <sub>54</sub> | h <sub>62</sub> | h <sub>70</sub> | h <sub>78</sub> | h <sub>86</sub> | h <sub>94</sub> | h <sub>102</sub> | h <sub>110</sub> | h <sub>118</sub> | h <sub>126</sub> |
| 30      | h <sub>7</sub> | h <sub>15</sub> | h <sub>23</sub> | h <sub>31</sub> | h <sub>39</sub> | h <sub>47</sub> | h <sub>55</sub> | h <sub>63</sub> | h <sub>71</sub> | h <sub>79</sub> | h <sub>87</sub> | h <sub>95</sub> | h <sub>103</sub> | h <sub>111</sub> | h <sub>119</sub> | h <sub>127</sub> |
| 31      | h <sub>7</sub> | h <sub>15</sub> | h <sub>23</sub> | h <sub>31</sub> | h <sub>39</sub> | h <sub>47</sub> | h <sub>55</sub> | h <sub>63</sub> | h <sub>71</sub> | h <sub>79</sub> | h <sub>87</sub> | h <sub>95</sub> | h <sub>103</sub> | h <sub>111</sub> | h <sub>119</sub> | h <sub>127</sub> |

Table 11: Resampler Coefficient Pages (Single filter mode)

| Address |                  |                  |                  |                  |                  |                  |                  | P                | age              |                  |                  |                  |                  |                  |                  |                  |
|---------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| Audress | 48               | 49               | 50               | 51               | 52               | 53               | 54               | 55               | 56               | 57               | 58               | 59               | 60               | 61               | 62               | 63               |
| 16      | h <sub>128</sub> | h <sub>136</sub> | h <sub>144</sub> | h <sub>152</sub> | h <sub>160</sub> | h <sub>168</sub> | h <sub>176</sub> | h <sub>184</sub> | h <sub>192</sub> | h <sub>200</sub> | h <sub>208</sub> | h <sub>216</sub> | h <sub>224</sub> | h <sub>232</sub> | h <sub>240</sub> | h <sub>248</sub> |
| 17      | h <sub>128</sub> | h <sub>136</sub> | h <sub>144</sub> | h <sub>152</sub> | h <sub>160</sub> | h <sub>168</sub> | h <sub>176</sub> | h <sub>184</sub> | h <sub>192</sub> | h <sub>200</sub> | h <sub>208</sub> | h <sub>216</sub> | h <sub>224</sub> | h <sub>232</sub> | h <sub>240</sub> | h <sub>248</sub> |
| 18      | h <sub>129</sub> | h <sub>137</sub> | h <sub>145</sub> | h <sub>153</sub> | h <sub>161</sub> | h <sub>169</sub> | h <sub>177</sub> | h <sub>185</sub> | h <sub>193</sub> | h <sub>201</sub> | h <sub>209</sub> | h <sub>217</sub> | h <sub>225</sub> | h <sub>233</sub> | h <sub>241</sub> | h <sub>249</sub> |
| 19      | h <sub>129</sub> | h <sub>137</sub> | h <sub>145</sub> | h <sub>153</sub> | h <sub>161</sub> | h <sub>169</sub> | h <sub>177</sub> | h <sub>185</sub> | h <sub>193</sub> | h <sub>201</sub> | h <sub>209</sub> | h <sub>217</sub> | h <sub>225</sub> | h <sub>233</sub> | h <sub>241</sub> | h <sub>249</sub> |
| 20      | h <sub>130</sub> | h <sub>138</sub> | h <sub>146</sub> | h <sub>154</sub> | h <sub>162</sub> | h <sub>170</sub> | h <sub>178</sub> | h <sub>186</sub> | h <sub>194</sub> | h <sub>202</sub> | h <sub>210</sub> | h <sub>218</sub> | h <sub>226</sub> | h <sub>234</sub> | h <sub>242</sub> | h <sub>250</sub> |
| 21      | h <sub>130</sub> | h <sub>138</sub> | h <sub>146</sub> | h <sub>154</sub> | h <sub>162</sub> | h <sub>170</sub> | h <sub>178</sub> | h <sub>186</sub> | h <sub>194</sub> | h <sub>202</sub> | h <sub>210</sub> | h <sub>218</sub> | h <sub>226</sub> | h <sub>234</sub> | h <sub>242</sub> | h <sub>250</sub> |
| 22      | h <sub>131</sub> | h <sub>139</sub> | h <sub>147</sub> | h <sub>155</sub> | h <sub>163</sub> | h <sub>171</sub> | h <sub>179</sub> | h <sub>187</sub> | h <sub>195</sub> | h <sub>203</sub> | h <sub>211</sub> | h <sub>219</sub> | h <sub>227</sub> | h <sub>235</sub> | h <sub>243</sub> | h <sub>251</sub> |
| 23      | h <sub>131</sub> | h <sub>139</sub> | h <sub>147</sub> | h <sub>155</sub> | h <sub>163</sub> | h <sub>171</sub> | h <sub>179</sub> | h <sub>187</sub> | h <sub>195</sub> | h <sub>203</sub> | h <sub>211</sub> | h <sub>219</sub> | h <sub>227</sub> | h <sub>235</sub> | h <sub>243</sub> | h <sub>251</sub> |
| 24      | h <sub>132</sub> | h <sub>140</sub> | h <sub>148</sub> | h <sub>156</sub> | h <sub>164</sub> | h <sub>172</sub> | h <sub>180</sub> | h <sub>188</sub> | h <sub>196</sub> | h <sub>204</sub> | h <sub>212</sub> | h <sub>220</sub> | h <sub>228</sub> | h <sub>236</sub> | h <sub>244</sub> | h <sub>252</sub> |
| 25      | h <sub>132</sub> | h <sub>140</sub> | h <sub>148</sub> | h <sub>156</sub> | h <sub>164</sub> | h <sub>172</sub> | h <sub>180</sub> | h <sub>188</sub> | h <sub>196</sub> | h <sub>204</sub> | h <sub>212</sub> | h <sub>220</sub> | h <sub>228</sub> | h <sub>236</sub> | h <sub>244</sub> | h <sub>252</sub> |
| 26      | h <sub>133</sub> | h <sub>141</sub> | h <sub>149</sub> | h <sub>157</sub> | h <sub>165</sub> | h <sub>173</sub> | h <sub>181</sub> | h <sub>189</sub> | h <sub>197</sub> | h <sub>205</sub> | h <sub>213</sub> | h <sub>221</sub> | h <sub>229</sub> | h <sub>237</sub> | h <sub>245</sub> | h <sub>253</sub> |
| 27      | h <sub>133</sub> | h <sub>141</sub> | h <sub>149</sub> | h <sub>157</sub> | h <sub>165</sub> | h <sub>173</sub> | h <sub>181</sub> | h <sub>189</sub> | h <sub>197</sub> | h <sub>205</sub> | h <sub>213</sub> | h <sub>221</sub> | h <sub>229</sub> | h <sub>237</sub> | h <sub>245</sub> | h <sub>253</sub> |
| 28      | h <sub>134</sub> | h <sub>142</sub> | h <sub>150</sub> | h <sub>158</sub> | h <sub>166</sub> | h <sub>174</sub> | h <sub>182</sub> | h <sub>190</sub> | h <sub>198</sub> | h <sub>206</sub> | h <sub>214</sub> | h <sub>222</sub> | h <sub>230</sub> | h <sub>238</sub> | h <sub>246</sub> | h <sub>254</sub> |
| 29      | h <sub>134</sub> | h <sub>142</sub> | h <sub>150</sub> | h <sub>158</sub> | h <sub>166</sub> | h <sub>174</sub> | h <sub>182</sub> | h <sub>190</sub> | h <sub>198</sub> | h <sub>206</sub> | h <sub>214</sub> | h <sub>222</sub> | h <sub>230</sub> | h <sub>238</sub> | h <sub>246</sub> | h <sub>254</sub> |
| 30      | h <sub>135</sub> | h <sub>143</sub> | h <sub>151</sub> | h <sub>159</sub> | h <sub>167</sub> | h <sub>175</sub> | h <sub>183</sub> | h <sub>191</sub> | h <sub>199</sub> | h <sub>207</sub> | h <sub>215</sub> | h <sub>223</sub> | h <sub>231</sub> | h <sub>239</sub> | h <sub>247</sub> | h <sub>255</sub> |
| 31      | h <sub>135</sub> | h <sub>143</sub> | h <sub>151</sub> | h <sub>159</sub> | h <sub>167</sub> | h <sub>175</sub> | h <sub>183</sub> | h <sub>191</sub> | h <sub>199</sub> | h <sub>207</sub> | h <sub>215</sub> | h <sub>223</sub> | h <sub>231</sub> | h <sub>239</sub> | h <sub>247</sub> | h <sub>255</sub> |

Table 11 shows the coefficient register assignments when there is a single filter (NF=0). For two filters (NF=1), the two filters are interleaved, i.e., the  $h_{even}$  in Table 11 will contain one filter and  $h_{odd}$  will contain the other. Four four filters (NF=3), the four filters are interleaved, i.e.,  $h_0$ ,  $h_4$ ,  $h_8$ , ... is the first filter,  $h_1$ ,  $h_5$ , ... is the second, etc.

## 6.0 SPECIFICATIONS

## 6.1 ABSOLUTE MAXIMUM RATINGS

#### **Table 12: Absolute Maximum Ratings**

CAUTION: Exceeding the absolute maximum ratings (min or max) may cause permanent damage to the part. These are stress only ratings and are not intended for operation.

| PARAMETER                                | SYMBOL                                                                                                  | MIN  | MAX                   | UNITS | NOTES |  |
|------------------------------------------|---------------------------------------------------------------------------------------------------------|------|-----------------------|-------|-------|--|
| Pad Ring Supply Voltage                  | V <sub>PAD</sub>                                                                                        | -0.3 | 4.1                   | V     |       |  |
| Core Supply Voltage                      | V <sub>CORE</sub>                                                                                       | -0.3 | 3.0                   | V     |       |  |
| Input voltage (undershoot and overshoot) | V <sub>IN</sub>                                                                                         | -0.5 | V <sub>PAD</sub> +0.5 | V     |       |  |
| Storage Temperature                      | T <sub>STG</sub>                                                                                        | -65  | 150                   | °C    |       |  |
| Junction Temperature under operation     | T <sub>J</sub>                                                                                          |      | 125                   | °C    | 1     |  |
| Lead Soldering Temperature (10 seconds)  |                                                                                                         |      | 300                   | °C    |       |  |
| ESD Classification                       | Class 3A Human Body Model (4 kV) (JESD22-A114-B)<br>Class 4 Charged Device Model (1 kV) (JESD22-C101-A) |      |                       |       |       |  |
| Moisture Sensitivity                     | Class 2                                                                                                 |      |                       |       |       |  |

<sup>1.</sup> The circuit is designed for junction temperatures up to 125C. Sustained operation above 125C junction temperature will reduce long term reliability.

### 6.2 RECOMMENDED OPERATING CONDITIONS

**Table 13: Recommended Operating Conditions** 

| PARAMETER                        | SYMBOL            | MIN | MAX | UNITS | NOTES |
|----------------------------------|-------------------|-----|-----|-------|-------|
| Pad Ring Supply Voltage          | V <sub>PAD</sub>  | 3.0 | 3.6 | V     | 1     |
| Core Supply Voltage              | V <sub>CORE</sub> | 2.3 | 2.7 | ٧     | 1     |
| Temperature Ambient, no air flow | T <sub>A</sub>    | -40 | +85 | °c    | 1     |
| Junction Temperature             | T <sub>J</sub>    |     | 100 | °c    | 2     |

<sup>1.</sup> DC and AC specifications in Tables 15 and 16 are production tested over these ranges.

## 6.3 THERMAL CHARACTERISTICS

**Table 14: Thermal Data** 

| THERMAL CONDUCTIVITY      | SYMBOL        | 160 PBGA      |        | UNITS |  |
|---------------------------|---------------|---------------|--------|-------|--|
| THERWAL CONDOCTIVITY      | STWIBOL       | 0.5 Watt      | 1 Watt | UNITS |  |
| Theta Junction to Ambient | $\theta_{JA}$ | TBD: Estimate | °C/W   |       |  |
| Theta Junction to Case    | $\theta_{JC}$ | TBD           | TBD    | °C/W  |  |

Note: Air flow will reduce  $\theta \textbf{ja}$  and is highly recommended.

<sup>2.</sup> Thermal management may be required for full rate operation, See Table 22 below and Section 6.4.

### 6.4 POWER CONSUMPTION

The power consumption is a function of the operating mode of the chip. The following equation estimates the typical power supply current for the chip. Chip to chip variation is typically +/- 5%. The AC specification in Table 16 is the current tested for during production test and represents the absolute maximum power supply current.

$$\mathsf{I}_{\mathsf{PAD}} \; (\mathsf{TYP}) \; = \; (\mathsf{V}_{\mathsf{PAD}}) \! \Big( \frac{\mathsf{F}_{\mathsf{CK}}}{4} \Big) \! (\mathsf{N}_{\mathsf{out}}) (\mathsf{C}_{\mathsf{out}} + 2pF)$$

$$\text{Icore (TYP)} \ = \ \left(\frac{\text{V}_{\text{core}}}{2.5}\right) \!\! \left(\frac{\text{F}_{\text{CK}}}{100\text{M}}\right) \!\! \left[24 + A\!\left(35 + \frac{510}{N}\right) + 16R\right] \! mA$$

Where A is the number of active channels (0 to 4), N is the CIC decimation ratio, F<sub>CK</sub> is the clock rate, Nout is the number of active output data pins, and Cout is the average capacitive load on each data pin. R is one if the resampler is active, and is 0 if the resampler is off (RES\_RESET=1 in address 5). The equation assumes random data transition density of 1 rising edge per four clock cycles.

### 6.5 DC CHARACTERISTICS

Table 15: DC Operating Conditions (-40 to 85°C case unless noted)

| DADAMETED                                                                                                         | CVMDOL           | V <sub>PAD</sub> = 3. | 0 to 3.6V | UNITS | TEST<br>LEVEL |  |
|-------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|-----------|-------|---------------|--|
| PARAMETER                                                                                                         | SYMBOL           | MIN                   | MAX       | UNITS |               |  |
| Voltage input low                                                                                                 | V <sub>IL</sub>  |                       | 0.8       | V     | IV            |  |
| Voltage input high                                                                                                | V <sub>IH</sub>  | 2.3                   |           | V     | IV            |  |
| Voltage output low (I <sub>OL</sub> = 2mA)                                                                        | V <sub>OL</sub>  |                       | 0.5       | V     | IV            |  |
| Voltage output high (I <sub>OH</sub> = -2mA)                                                                      | V <sub>OH</sub>  | 2.4                   |           | V     | IV            |  |
| Leakage current (V <sub>IN</sub> = 0V or V <sub>PAD</sub> ) Inputs or Outputs in tristate condition               | I <sub>IN</sub>  |                       | 1         | uA    | IV            |  |
| Pullup current (V <sub>IN</sub> = 0V) ( <b>TDI, TMS, TCK</b> )                                                    | I <sub>PU</sub>  | 5                     | 35        | uA    | IV            |  |
| Quiescent supply current, $I_{CORE}$ or $I_{PAD}$ ( $V_{IN}$ =0 or $V_{IN}$ = $V_{PAD}$ , Address 0 = F0, LVDS=0) | I <sub>CCQ</sub> |                       | 2         | mA    | IV            |  |
| Data input capacitance (All inputs except <b>CK</b> )                                                             | C <sub>IN</sub>  | 4 (typical)           |           | pF    | I             |  |
| Clock input capacitance (CK input)                                                                                | C <sub>CK</sub>  | 13 (typical)          |           | pF    | I             |  |

Notes:

Currents are measured at nominal voltages, high temperature (85C).
Voltages are measured at low speed. Output voltages are measured with the indicated current load

Test Levels:

- I. Recommended min or max, controlled by design and process and not directly tested
- II. Verified on initial part evaluation.
- III. 100% tested at room temperature, sample tested at hot and cold.
- IV. 100% tested at hot, sample tested cold.
- V. 100% tested at hot and cold.

## 6.6 AC CHARACTERISTICS

Table 16: AC Characteristics (-40 TO +85°C Case, unless noted)

| DADAMETER                                                                                                                          | 0)/44001            | 2.3 V t | o 2.7 V | LINUTO | TEST  |  |
|------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------|---------|--------|-------|--|
| PARAMETER                                                                                                                          | SYMBOL              | MIN MAX |         | UNITS  | LEVEL |  |
| Clock Frequency                                                                                                                    | F <sub>CK</sub>     | Note 1  | 106     | MHz    | IV    |  |
| Clock low or high period                                                                                                           | t <sub>CKL/H</sub>  | 3       |         | ns     | IV    |  |
| Clock Duty Cycle (t <sub>CKH</sub> as a percentage of the clock period)                                                            |                     |         | 70      | %      | П     |  |
| Clock rise and fall times (V <sub>IL</sub> to V <sub>IH</sub> )                                                                    | t <sub>RF</sub>     |         | 2       | ns     | I     |  |
| Input setup before <b>CK</b> goes high ( <b>IN</b> or $\overline{\textbf{SI}}$ )                                                   | t <sub>SU</sub>     | 2       |         | ns     | IV    |  |
| Input hold time after <b>CK</b> goes high                                                                                          | t <sub>HD</sub>     | 0.8     |         | ns     | IV    |  |
| Serial Clock Frequency                                                                                                             | F <sub>SCK</sub>    | 0       | 106     | MHz    | IV    |  |
| Serial Clock low or high period                                                                                                    | t <sub>SCKL/H</sub> | 3       |         | ns     | IV    |  |
| Serial Data Setup before SCK                                                                                                       | t <sub>SSU</sub>    | 2       |         | ns     | IV    |  |
| Serial Data Hold from SCK                                                                                                          | t <sub>SHD</sub>    | 0.8     |         |        | IV    |  |
| Data output delay from rising edge of CK. (OUT, CHREQ, RSREQ, QFLG or SO)                                                          | t <sub>DLY</sub>    | 1       | 5       | ns     | IV    |  |
| Output skew between SCCK and SCFS                                                                                                  | t <sub>SCSK</sub>   | -2      | 2.5     | ns     | IV    |  |
| Output skew between ROCK and ROFS or ROUT                                                                                          | t <sub>ROSK</sub>   | -2      | 2.5     | ns     | IV    |  |
| JTAG Clock Frequency                                                                                                               | F <sub>JCK</sub>    | 0       | 40      | MHz    | IV    |  |
| JTAG Clock low or high period                                                                                                      | t <sub>JCKL/H</sub> | 10      |         | ns     | IV    |  |
| JTAG Input (TDI or TMS) setup before TCK goes high                                                                                 | t <sub>JSU</sub>    | 5       |         | ns     | IV    |  |
| JTAG Input (TDI or TMS) hold time after TCK goes high                                                                              | t <sub>HD</sub>     | 10      |         | ns     | IV    |  |
| JTAG output ( <b>TDO</b> ) delay from rising edge of <b>TCK</b> .                                                                  | t <sub>DLY</sub>    |         | 10      | ns     | IV    |  |
| Control Setup before both $\overline{\textbf{CE}}$ , $\overline{\textbf{WR}}$ or $\overline{\textbf{RD}}$ go low (See section 3.1) | t <sub>CSU</sub>    | 2       |         | ns     | IV    |  |
| Control data setup during writes (edge mode). (See section 3.1)                                                                    | t <sub>EWCSU</sub>  | 4       |         | ns     | IV    |  |
| Control hold after $\overline{\textbf{CE}}$ , $\overline{\textbf{WR}}$ or $\overline{\textbf{RD}}$ go high. (See section 3.1)      | t <sub>CHD</sub>    | 1       |         | ns     | IV    |  |
| Control strobe (CE or WR) pulse width (Write operation). (See section 3.1)                                                         | t <sub>CSPW</sub>   | 20      |         | ns     | IV    |  |
| Control recovery time between reads or writes. (See section 3.1)                                                                   | t <sub>REC</sub>    |         | 20      | ns     | IV    |  |
| Control output delay $\overline{\textbf{CE}}$ and $\overline{\textbf{RD}}$ low to $\textbf{C}$ (Read Operation). (See section 3.1) | t <sub>CDLY</sub>   |         | 12      | ns     | IV    |  |
| Control tristate delay after $\overline{\textbf{CE}}$ and $\overline{\textbf{RD}}$ go high. (See section 3.1)                      | t <sub>CZ</sub>     |         | 4       | ns     | I     |  |
| Supply current (F <sub>CK</sub> =100MHz, N=9, all channels active). (See section 6.4)                                              | I <sub>CORE</sub>   |         | 460     | mA     | IV    |  |

#### Notes:

- 1. The minimum clock rate must satisfy  $F_{CK}/(4N) > 10KHz$ , where N is the CIC interpolation ratio.
- 2. Timing between signals is measured from mid-voltage ( $V_{PAD}/2$ ) to mid-voltage. Output loading is a 50 Ohm transmission line. Test Levels:
  - I. Recommended min or max, controlled by design and process and not directly tested.
  - II. Verified on initial part evaluation.
  - III. 100% tested at room temperature, sample tested at hot and cold.
  - IV. 100% tested at hot, sample tested cold.
  - V. 100% tested at hot and cold.

### 7.0 APPLICATION NOTES

## 7.1 POWER AND GROUND CONNECTIONS

The GC4116 chip is a very high performance chip which requires solid power and ground connections to avoid noise on the  $V_{CC}$ ,  $V_{PAD}$  and GND pins. If possible the GC4116 chip should be mounted on a circuit board with dedicated power and ground planes and with at least two decoupling capacitors (0.01  $\mu$ f), one for  $V_{CC}$  and one for  $V_{PAD}$  adjacent to each side of the GC4116 chip.

## **IMPORTANT**

The GC4116 chip may not operate properly if these power and ground guidelines are violated.

#### 7.2 STATIC SENSITIVE DEVICE

The GC4116 chips are fabricated in a high performance CMOS process which is sensitive to the high voltage transients caused by static electricity. These parts can be permanently damaged by static electricity and should only be handled in static free environments. The parts are tested to exceed 2 Kv human body model.

### 7.3 MOISTURE SENSITIVE PACKAGE

The GC4116 come in level 2 moisture sensitive packages. Dry pack storage is required prior to assembly. If parts are stored out of dry pack for more than 72 hours, then parts must be baked at 100C for 24 hours prior to assembly.

#### 7.4 THERMAL MANAGEMENT

The parameters in Section 6.0 are tested at a junction temperature of 100°C. In any case, the junction temperature must be kept below 125 °C for reliable operation. To determine the junction temperature, the user should calculate the chip's power dissipation using the equation for supply current in Section 6.4 and then use the package's thermal conductivity shown in Section 6.3. The junction temperature is calculated by adding the operating ambient temperature (or case temperature) to the product of the power consumption times the thermal conductivity.

For example, the GC4116 chip operating in the GSM mode described in Section 7.9, consumes 0.XX Watts of power. The junction to ambient rise of the 160 BGA package is XXX degrees per Watt. This represents a rise of 25 degrees over ambient. This means that under these conditions the ambient temperature has to be less than 75°C to keep the junction temperature below 100°C. Air flow will decrease the thermal resistance by 10% to 40%, allowing ambient temperatures between 78°C and 85°C. Increasing the decimation ratio (N) or decreasing the number of active channels (A) will also allow a higher ambient temperature.

### 7.5 REFERENCE DESIGNS

Figure 16 illustrates how to use the GC4116 without the Resampler. The Serial Controller generates the serial clock and frame strobes used to clock the data out of the user's data source ASIC or DSP chip. This configuration guarantees that the data will be received by the GC4116 at the correct times. If a serial TDM bus is used as the data source, then the single serial data source is connected to all four serial inputs of the GC4116 chip, and the CHREQ output from the GC4116 chip is used as the frame start signal to the data source chip. The four serial frame strobes are used by the GC4116 chip to identify the appropriate time slots within the TDM stream.



Figure 16. Reference Design Without the Resampler

Figure 17 illustrates how the resampler section is used with the GC4116. As in the previous configuration, TDM serial data can be handled by connecting all four resampler serial inputs to the single TDM source and using the RREQ output as the start of frame signal. In this configuration the resampler outputs drive the channel inputs directly, and the Serial Controller is used to drive the resampler input timing.



Figure 17. Reference Design Using the Resampler

### 7.6 EXAMPLE PFIR FILTER SETS

Texas Instruments has created default 63 tap PFIR filters for input bandwidths ranging from 17% to 80% of the input sample rate. These filters are available as PFIR\_%%.taps, where %% is the percent bandwidth. Electronic versions of these filter tap files can be downloaded from www.ti.com as a Designer's Kit. Search for GC4116 and select the GC4116 Designer's Kit.

#### 7.7 EXAMPLE RESAMPLER CONFIGURATIONS

The GC4016 resampler filters can be used in the GC4116. See Section 7.7 of the GC4016 data sheet. Electronic versions of these filter tap files can be downloaded from www.ti.com as a Designer's Kit. Search for GC4116 and select the GC4116 Designer's Kit.

## 7.8 EXAMPLE GSM APPLICATION

Figure 11(b) in Section 3.4 shows the chip's transmit filter response for a GSM application. The response assumes that the GSM data has been GMSK phase modulated to I/Q data at two samples per bit (541.667KHz). The PFIR filter is a 29 tap filter optimized to meet both the power ramp up and down requirements and the transmit mask requirements. The PFIR filter should be used in the non-symmetric mode (NOSYM=1 in address 1). The first 15 taps of the 29 tap pfir\_gsm2x.taps filter are:

```
-9 -69 -140 23 403 210 -833 -868 1375 2332 -1918 -5682 2322 20367 30224
```

The remaining 14 taps are mirror images of the first 14. The filter should be followed by 2 zero valued taps to fit the 32 tap PFIR memory.

An electronic version of these taps can be downloaded from www.ti.com as part of the Designer's Kit. Search for GC4116 and select the GC4116 Designer's Kit. The taps are called pfir\_gsm2x.taps.

#### 7.9 EXAMPLE IS-136 DAMPS APPLICATION

Figure 11(a) in Section 3.4 shows the chip's transmit filter response in the IS136-DAMPS mode. The input data is QPSK samples at the DAMPS symbol rate of 24.3KHz. The resampler interpolates and root-raise-cosine (RRC, alpha=0.35) filters the symbols and inputs them to the channels at 4X (RATIO=0x01000000). The resampler is set up with NMULT = 15 to give a 480 tap resampler filter (damps\_res.taps). The PFIR filter is the pfir\_34.taps filter.

The damps\_res.taps and pfir\_34.taps filters are available in the GC4116 Designer's kit from www.ti.com. Search for GC4116 and select the GC4116 Designer's Kit.

## 7.10 EXAMPLE IS-95 NB-CDMA (CDMA2000-1X) APPLICATION

Figure 11(c) in Section 3.4 shows the chip's transmit filter response in the IS95 CDMA mode. This mode uses a specially designed 31 tap interpolate by 2 PFIR filter which merges the IS95 48 tap interpolate by 4 transmit filter with the IS95 phase pre-distortion. The resultant filter has a mean squared sum error relative to the ideal filter of 0.000001 and a maximum squared phase error of 0.000023. These well exceed the requirement of 0.03 for the magnitude error and 0.01 for the phase error.

The PFIR filter must be operated in the non-symmetric mode (NOSYM=1 in address1). The 31 taps for the pfir\_is95.taps filter are:

The last tap should be set to zero to pad out the filter to 32 taps.

An electronic version of these taps can be downloaded from www.ti.com as part of the Designer's Kit. Search for GC4116 and select the GC4116 Designer's Kit. The taps are called pfir\_is95.taps. The designer's kit also includes an example IS95 configuration file with suggested register settings.

### 7.11 EXAMPLE UMTS WB-CDMA APPLICATION

The wideband input mode (splitIQ, See Section 3.3.4) is used to transmit two 3.84MBaud UMTS signals. In this mode channels A and B work together to modulate one UMTS carrier, and channels C and D work together to modulate the second UMTS carrier. The output sample rate will be 4N times 3.84MHz, where N (the CIC interpolation factor) varies from 4 to 6. The transmit filter response using a root-raised-cosine (RRC) response with an alpha of 0.22 for the PFIR is shown in Figure 11(d). The 63 tap RRC filter has been optimized to minimize the adjacent band rejection while preserving the zero inter-symbol-interference (ISI) characteristics of the RRC filter shape. The PFIR coefficients for this mode are pfir\_umts.taps.

The overall filter response for the case where N=16 is generated by convolving the PFIR filter, CFIR filter and the CIC filter together, where the PFIR filter has been zero padded by a factor of 8 and the CFIR filter has been zero padded by a factor of four. This overall response can be convolved with an ideal, interpolate by 16, RRC filter in order to calculate the Error Vector Magnitude (EVM) performance of the GC4116. The EVM measurement is the ratio of the peak convolved value with the RMS value of the values spaced by 16 samples from the peak. The resulting EVM for the GC4116 is 0.3%, well within the 17.5% requirement. The EVM performance is dominated by the PFIR and CFIR filter, so that the EVM measurement of 0.3% is valid for other values of N.

An electronic version of these taps can be downloaded from www.ti.com as part of the Designer's Kit. Search for GC4116 and select the GC4116 Designer's Kit. The pfir taps are called "pfir\_umts.taps", the overall transmit filter response, including the CFIR and CIC filter response for N=4 is called "umts\_overall.taps". The Designer's kit also includes an example UMTS register configuration.

#### 7.12 DIAGNOSTICS

Four diagnostic test configurations are available in the Designer's Kit at www.ti.com. Search for GC4116 and select the GC4116 Designer's Kit. Each diagnostic is run by loading the configuration, resetting the chip by setting address 5 to 0xff, and then releasing the chip by setting address 5 to 0x00. The expected checksum for the test can be read from address 30 of page 0 after about 4 million clocks.

The diagnostic test configurations are available at www.ti.com as part of the Designer's kit.

### 7.13 OUTPUT TEST CONFIGURATION

The output test puts the chip in a mode that outputs the alternating pattern 0xaaa8 0x5558. The register configuration for this mode is called output.config and is available in the GC4116 Designer's kit on the web.

### 7.14 INPUT TEST CONFIGURATION

The input test is used to verify that the serial input timing is correct. The test is run by configuring the chip into the user's desired mode of operation, but using the parallel input mode to initially verify the chip's operation. The input data in the parallel mode will be the complex samples loaded into the Channel Input Page (page 3). Suggested values are I=0x3000 and Q=0xe001. The output spectrum should be four tones, one for each channel. The parallel input mode is selected by setting the Channel Input register (page 5, address 16) to 0xf0.

Once the desired configuration is working when using the parallel input mode, the user can switch to the serial input mode and send the same input data to the chip using the serial input ports. The serial input mode is selected by clearing the upper four bits in the Channel Input register, and setting the lower four bits to their desired values. The output spectrum should look the same as for the parallel mode.

Confirm the serial timing by using an oscilloscope or logic analyzer. The critical timing is the relationship of the frame syncs (SFx) to the serial data as shown in Figure 4, and the timing of the LSB of the Q sample relative to CHREQ. The LSB of the Q sample must arrive at the GC4116 at least 3 CK clocks before the GC4116 outputs CHREQ.

Texas Instruments reserves the right to make changes in circuit design and/or specifications at any time without notice. The user is cautioned to verify that datasheets are current before placing orders. Information provided by Texas Instruments is believed to be accurate and reliable. No responsibility is assumed by Texas Instruments for its use, nor for any infringement of patents or other rights of third parties which may arise from its use. No license is granted by implication or otherwise under any patent rights of Texas Instruments.

## GC4116 REGISTER ASSIGNMENT QUICK REFERENCE GUIDE.

| Page                | Address     | Name           | 7(MSB)             | 6                    | 5                  | 4                                 | 3                                | 2          | 1          | 0(LSB)            | Suggested<br>Default |  |
|---------------------|-------------|----------------|--------------------|----------------------|--------------------|-----------------------------------|----------------------------------|------------|------------|-------------------|----------------------|--|
| Global              | 0           | Sync Mode      | ONE_SHOT           | USE_OS               | OUTPUT_            | SYNC (SIA)                        | COUNTER                          | SYNC (SIA) | INT_SY     | NC (SIA)          | E9 then 69           |  |
|                     | 1           | Int Mode       | DIAG_S             | YNC (SIA)            | DIAG               | NOSYM                             | TEST                             | GAIN_SYNC  | SPLIT_IQ   | REAL              | 00                   |  |
|                     | 2           | Int Gain       |                    | -                    | BIG_               | SHIFT                             |                                  | SC         | ALE        |                   | 09                   |  |
|                     | 3           | Int Byte 0     | INT[0:7]           |                      |                    |                                   |                                  |            |            |                   |                      |  |
|                     | 4           | Int Byte 1     |                    | -                    |                    |                                   | INT[                             | 8:13]      |            |                   | 00                   |  |
|                     | 5           | Reset          | GLOBAL             | PAD_RESET            | NOCK_RESET         | RES_RESET                         | RESET_D                          | RESET_C    | RESET_B    | RESET_A           | FF then 00           |  |
|                     | 6           | Counter Byte 0 |                    |                      | ·                  | CNT                               | [0:7]                            | ·          | ·          | •                 | 00                   |  |
|                     | 7           | Counter Byte 1 |                    |                      |                    | CNT                               | [7:15]                           |            |            |                   | 00                   |  |
|                     | 8           | Chan A Sync    | DITHER_S           | SYNC (SIB)           | NCO_SY             | /NC (SIB)                         | PHASE_S                          | SYNC (SIB) | FREQ_S     | YNC (SIB)         | 5F                   |  |
|                     | 9           | Chan B Sync    | DITHER_S           | SYNC (SIB)           | NCO_S\             | /NC (SIB)                         | PHASE_S                          | SYNC (SIB) | FREQ_S     | YNC (SIB)         | 5F                   |  |
|                     | 10          | Chan C Sync    | DITHER_S           | SYNC (SIB)           | NCO_S\             | /NC (SIB)                         | PHASE_S                          | SYNC (SIB) | FREQ_S     | YNC (SIB)         | 5F                   |  |
|                     | 11          | Chan D Sync    |                    | SYNC (SIB)           | NCO_S\             | /NC (SIB)                         | PHASE_S                          | SYNC (SIB) | FREQ_S     | YNC (SIB)         | 5F                   |  |
|                     | 12          | Flush          |                    | _D (SIA)             |                    | _C (SIA)                          |                                  | _B (SIA)   |            | _A (SIA)          | 55                   |  |
|                     | 13          | Miscellaneous  | OS_MODE            | 4_OUT_MODE           |                    |                                   | EXT_CK2X                         | CMPLX_OUT  | MSB INVERT |                   | 80                   |  |
|                     | 14          | Status         | CK LOSS            | RES_OVFLW            | SUMIO OVFL         | CHAN OVFLW                        | RES MISSED                       | RES_IN_RDY | CHAN MISSD | CHAN IN RDY       | 00                   |  |
|                     | 15          | Page           | 0.1_2000           | -                    | 000_01.1           | 0.11.11.201.211                   | _                                | GE         | 0.0.00     | 0.11.12.112.112.1 | 00                   |  |
| Page 0              | 16,17,18,19 |                | 32 hit channel A   | tuning frequency     | I SRe in 16 MSR    | s in 19, FREQ = 2 <sup>3</sup>    |                                  | .02        |            |                   | 00000000             |  |
| rage 0              |             |                |                    |                      | 0, MSBs in 21, PH  |                                   | 171 CK                           |            |            |                   |                      |  |
| Frequency           | 20,21       | PHASE_A        |                    |                      |                    | s in 27, FREQ = 2 <sup>3</sup>    | 2-1-                             |            |            |                   | 0000                 |  |
| and<br>Phase        | 24,25,26,27 | _              | 4                  |                      |                    |                                   | -F/FCK                           |            |            |                   | 00000000             |  |
| A,B                 | 28,29       | PHASE_B        | 16 bit channel B   | pnase, LSBs in 2     | 8, MSBs in 29, Ph  |                                   | 1401114                          |            |            |                   | 0000                 |  |
|                     | 30          | Checksum       |                    |                      |                    |                                   | KSUM                             |            |            |                   | read only            |  |
| _                   | 31          | Revision       |                    |                      |                    |                                   | SION                             |            |            |                   | read only            |  |
| Page 1<br>Frequency | 16,17,18,19 |                |                    |                      |                    | s in 19, FREQ = 2 <sup>3</sup>    | P <sup>2</sup> F/F <sub>CK</sub> |            |            |                   | 00000000             |  |
| and                 | 20,21       | PHASE_C        |                    |                      | 0, MSBs in 21, PF  |                                   | 10                               |            |            |                   | 0000                 |  |
| Phase<br>A,B        | 24,25,26,27 | FREQ_D         |                    |                      |                    | s in 27, FREQ = 2 <sup>3</sup>    | <sup>62</sup> F/F <sub>CK</sub>  |            |            |                   | 00000000             |  |
| ۸,۵                 | 28,29       | PHASE_D        | 16 bit channel D   | phase, LSBs in 2     | 28, MSBs in 29, Ph | HASE=2 <sup>16</sup> P/2 <b>π</b> |                                  |            |            |                   | 0000                 |  |
| Page 2              | 16          | GAIN_A         | 8 bit input gain ( | G) for channel A.    | GAIN = G/128       |                                   |                                  |            |            |                   | 80                   |  |
| Input               | 17          | GAIN_B         | 8 bit input gain ( | G) for channel B.    | GAIN = G/128       |                                   |                                  |            |            |                   | 80                   |  |
| Gain                | 18          | GAIN_C         | 8 bit input gain ( | G) for channel C.    | GAIN = G/128S      |                                   |                                  |            |            |                   | 80                   |  |
|                     | 19          | GAIN_D         | 8 bit input gain ( | G) for channel D.    | GAIN = G/128       |                                   |                                  |            |            |                   | 80                   |  |
| Page 3              | 16,17       | CHAN_A_I       | Channel A Input    | Data, I-Half. LSBs   | s in 16, MSBs in 1 | 7                                 |                                  |            |            |                   | 00                   |  |
| Channel             | 18,19       | CHAN_A_Q       | Channel A Input    | Data, Q-Half. LSE    | Bs in 18, MSBs in  | 19                                |                                  |            |            |                   | 00                   |  |
| Inputs              | 20,21       | CHAN_B_I       | Channel B Input    | Data, I-Half. LSBs   | s in 20, MSBs in 2 | 1                                 |                                  |            |            |                   | 00                   |  |
|                     | 22,23       | CHAN_B_Q       | Channel B Input    | Data, Q-Half. LSE    | Bs in 22, MSBs in  | 23                                |                                  |            |            |                   | 00                   |  |
|                     | 24,25       | CHAN_C_I       | Channel C Input    | Data, I-Half. LSB:   | s in 24, MSBs in 2 | 5                                 |                                  |            |            |                   | 00                   |  |
|                     | 26,27       | CHAN_C_Q       | Channel C Input    | Data, Q-Half. LSE    | Bs in 26, MSBs in  | 27                                |                                  |            |            |                   | 00                   |  |
|                     | 28,29       | CHAN_D_I       | Channel D Input    | Data, I-Half. LSBs   | s in 28, MSBs in 2 | 9                                 |                                  |            |            |                   | 00                   |  |
|                     | 30,31       | CHAN_D_Q       | Channel D Input    | Data, Q-Half. LSE    | Bs in 30, MSBs in  | 31                                |                                  |            |            |                   | 00                   |  |
| Page 4              | 16,17       | RES_A_I        | Resampler A Inp    | out Data, I-Half. LS | BBs in 16, MSBs ir | n 17                              |                                  |            |            |                   | 00                   |  |
| Do                  | 18,19       | RES_A_Q        | Resampler A Inp    | out Data, Q-Half. L  | SBs in 18, MSBs    | in 19                             |                                  |            |            |                   | 00                   |  |
| Re-<br>sampler      | 20,21       | RES_B_I        | Resampler B Inp    | out Data, I-Half. LS | BBs in 20, MSBs ir | n 21                              |                                  |            |            |                   | 00                   |  |
| Inputs              | 22,23       | RES_B_Q        | Resampler B Inp    | out Data, Q-Half. L  | SBs in 22, MSBs    | in 23                             |                                  |            |            |                   | 00                   |  |
|                     | 24,25       | RES_C_I        | Resampler C Inc    | out Data, I-Half. LS | SBs in 24, MSBs in | n 25                              |                                  |            |            |                   | 00                   |  |
|                     | 26,27       | RES_C_Q        | · ' '              | <u> </u>             | SBs in 26, MSBs    |                                   |                                  |            |            |                   | 00                   |  |
|                     | 28,29       | RES_D_I        |                    |                      |                    |                                   |                                  |            |            |                   | 00                   |  |
|                     | 30,31       | RES_D_Q        | · ' '              | <u> </u>             | SBs in 30, MSBs    |                                   |                                  |            |            |                   | 00                   |  |
| P 16-19             | 16-31       | PFIR_A Taps    |                    | ,                    |                    | ren addresses, MS                 | Bs in odd addres                 | ses        |            |                   | 00                   |  |
| F 20-23             | 16-31       | PFIR_B Taps    |                    |                      |                    | ren addresses, MS                 |                                  |            |            |                   |                      |  |
| 1                   |             |                |                    |                      |                    | ven addresses, MS                 |                                  |            |            |                   |                      |  |
| R 24-27             | 16-31       | PFIR_C Taps    |                    |                      |                    |                                   |                                  |            |            |                   |                      |  |
| 28-31               | 16-31       | PFIR_D Taps    | 32 PFIR Coeffici   | ents for channel L   | . Load LSBs in ev  | ven addresses, MS                 | ods in odd addres                | ses        |            |                   |                      |  |

| SYNC MODE | SYNC SOURCE                                  |
|-----------|----------------------------------------------|
| 0         | off (never asserted)                         |
| 1         | SIA or SIB, See each sync for (SIA) or (SIB) |
| 2         | TC (OS if USE_OS is set)                     |
| 3         | on (always active)                           |

## GC4116 REGISTER ASSIGNMENT QUICK REFERENCE GUIDE

| F      | age   | Address   | Name              | 7(MSB)         | 6                           | 5                                   | 4                     | 3                 | 2                  | 1                | 0(LSB)     | Suggested<br>Default |  |
|--------|-------|-----------|-------------------|----------------|-----------------------------|-------------------------------------|-----------------------|-------------------|--------------------|------------------|------------|----------------------|--|
| I      | 5     | 16 (0x10) | Channel Input     | PARALLEL_D     | PARALLEL_C                  | PARALLEL_B                          | PARALLEL_B PARALLEL_A |                   | SCK_POL            | -                | PACKED     | 01                   |  |
| О      |       | 17 (0x11) | Resampler Input   | RES_PAR_D      | RES_PAR_C                   | RES_PAR_B                           | RES_PAR_A             | RFS_POL           | RCK_POL            | SC_MODE          | RES_PACKED | 03                   |  |
| С      |       | 18 (0x12) | Resampler Out     | ROCK_SYNO      | C (See below)               | ROFS_POL                            | ROCK_POL              |                   | ROCK               | RATE             |            | 51                   |  |
| O<br>N |       | 19 (0x13) | Sum IO Mode       | SUM_CLEAR      | SUM_DELAY                   |                                     | SUM_SCALE             |                   |                    | SUM_ROUND        |            | B8                   |  |
| Т      |       | 20 (0x14) | Serial Controller | SCCK_SYNC      | (See Below)                 | SCFS_POL                            | SCCK_POL              |                   | SCCK               | _RATE            |            | 51                   |  |
| R<br>O |       | 21 (0x15) | SC Frame Count    |                |                             |                                     | SC_FRA                | ME_CNT            |                    |                  |            | 17                   |  |
| Ĺ      |       | 22 (0x16) | SC FS Delay A,B   |                | SC_FRAME                    | E_DELAY_B                           |                       |                   | SC_FRAME           | E_DELAY_A        |            | 11                   |  |
|        |       | 23 (0x17) | SC FS Delay C,D   |                | SC_FRAME                    | E_DELAY_D                           |                       |                   | SC_FRAME           | _DELAY_C         |            | 11                   |  |
|        |       | 24 (0x18) | Output Enables    | RREQ_POL       | CHREQ_POL                   | -                                   | SO_EN                 | SC_EN             | REQ_EN             | RES_EN           | SUM_EN     | 1F                   |  |
|        |       | 25 (0x19) | Res Clock Divder  |                |                             |                                     | Unused, mus           | st be set to 0    |                    |                  |            | 00                   |  |
| R      | 8     | 16 (0x10) | N-Channels        | -              |                             | RES_SYNC                            |                       | NF=(NFILTER-1) NC |                    |                  | CHAN-1)    | 23                   |  |
| E<br>S |       | 17 (0x11) | N-Multiplies      | -              | NO_SYM_RES                  |                                     |                       | NM=(NI            | MULT-1)            |                  |            | 0E                   |  |
| Ā      |       | 18 (0x12) | Filter Select     | FILTER         | _SEL_3                      | FILTER                              | _SEL_2                | FILTER            | _SEL_1             | FILTER           | SEL_0      | 00                   |  |
| M<br>P |       | 19 (0x13) | Final Shift       | -              | -                           | ROUND (Must be                      | e set to 1 for 16B)   |                   | FINAL_             | _SHIFT           |            | 14                   |  |
| L      |       | 20 (0x14) | Serial Map        | SERIAL         | _MAP_D                      | SERIAL                              | _MAP_C                | SERIAL            | _MAP_B             | SERIAL           | _MAP_A     | E4                   |  |
| E<br>R |       | 21 (0x15) | Ratio Sync        | -              |                             | RATIO_SYNC                          |                       |                   | TEST (m            | ust be 0)        |            | 70                   |  |
|        |       | 22 (0x16) | unused            |                |                             |                                     |                       | •                 |                    |                  |            | 00                   |  |
|        |       | 23 (0x17) | Ratio Map         | RATIO_         | _MAP_3                      | RATIO_MAP_2 RATIO_MAP_1 RATIO_MAP_0 |                       |                   |                    |                  |            |                      |  |
|        | 9     | 16-19     | Res Ratio 0       | RATIO_0, Resar | npler ratio 0. RAT          | IO = 2 <sup>26</sup> (Resampl       | er input sample ra    | te)/(Resampler ou | itput sample rate) |                  |            | 04000000             |  |
|        |       | 20-23     | Res Ratio 1       | RATIO_1, Resar | RATIO_1, Resampler ratio 1. |                                     |                       |                   |                    |                  |            |                      |  |
|        |       | 24-27     | Res Ratio 2       | RATIO_2, Resar | npler ratio 2.              |                                     |                       |                   |                    |                  |            | 04000000             |  |
|        |       | 28-31     | Res Ratio 3       | RATIO_3, Resar | mpler ratio 3.              |                                     |                       |                   |                    |                  |            | 04000000             |  |
|        | 32-63 | 16-31     | Filter Taps       | Resampler Coef | ficients, 8 LSBs in         | even addresses,                     | 4 MSBs in odd ad      | dresses. (Must be | loaded in the blo  | cks 16-23 and 24 | -31)       |                      |  |

$$GAIN \ = \ \left\{ \frac{G}{128} \right\} \left\{ \frac{PFIR\_SUM}{65536} \right\} \left\{ \ N^4 2^{-(SCALE \,+\, 12 \times BIG\_SHIFT \,+\, 3)} \right\} \left\{ \ 2^{SUM\_SCALE \,-\, 6} \right\} \\ RES\_GAIN \ = \ \left( \frac{RES\_SUM}{32768 \times NDELAY} \right) \left( 2^{FINAL\_SHIFT} \right) \left( 2^{FINAL\_SHIF$$

| Sync Circuit     | Mode 1 | Description                                                               | Default | Sync Circuit         | Mode 1 | Description                                                                                                                                  | Default |
|------------------|--------|---------------------------------------------------------------------------|---------|----------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------|---------|
| INT_SYNC         | SIA    | Interpolation control counter.<br>Sets timing of CHREQ.                   | 1(SIA)  | GAIN_SYNC            | SIB    | A single bit sync selection.<br>GAIN_SYNC=0 means the<br>gain is applied immediately.<br>GAIN_SYNC=1 means the<br>gain is applied after SIB. | 0       |
| COUNTER_<br>SYNC | SIA    | Internal sync counter.<br>Generates TC sync. Mode 2<br>is always ONE_SHOT | 2 (OS)  | DIAG_SYNC            | SIA    | Selects when to start the diagnostic ramp and to store the diagnostic checksum.                                                              | 2 (TC)  |
| OUTPUT_<br>SYNC  | SIA    | The output sync (SO) selection.                                           | 2 (TC)  | FREQ_SYNC            | SIB    | Selects when new frequency settings take effect.                                                                                             | 3 (on)  |
| ROCK_SYNC        | SIA    | Syncs the resampler's serial output clock. Mode 2 is SIB.                 |         | PHASE_SYNC           | SIB    | Selects when new phase settings take effect.                                                                                                 | 3 (on)  |
| SCCK_SYNC        | SIA    | Syncs the serial controller's serial output clock. Mode 2 is SIB.         |         | NCO_SYNC             | SIB    | Reset the NCO phase accumulator                                                                                                              | 0 (off) |
| RES_SYNC         | Note 1 | Syncs the resampler during initialization                                 |         | DITHER_<br>SYNC      | SIB    | Clears the NCO dither circuit.                                                                                                               | 0 (off) |
| RATIO_SYNC       | Note 1 | Selects when a new resampler ratio takes effect.                          |         | FLUSH _<br>(A,B,C,D) | SIA    | Starts a flush of the channel                                                                                                                | 1 (SIA) |

Note 1: These use a 3 bit sync mode selection where modes 0,1 and 5 are "off", mode 2 is SIA, mode 3 is SIB, mode 4 is ONE\_SHOT, and modes 6 and 7 are "on".



## PACKAGE OPTION ADDENDUM

16-Mar-2009

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins I | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|--------|----------------|-------------------------|------------------|------------------------------|
| GC4116-PB        | ACTIVE                | BGA             | GJZ                | 160    | 126            | TBD                     | Call TI          | Level-3-220C-168 HR          |
| GC4116-PBZ       | ACTIVE                | BGA             | ZJZ                | 160    | 126            | Green (RoHS & no Sb/Br) | SNAGCU           | Level-3-260C-168 HR          |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# GJZ (S-PBGA-N160)

## PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated