# 1 kb Microwire Serial EEPROM

### Description

The CAT93C46 is a 1 kb Serial EEPROM memory device which is configured as either 64 registers of 16 bits (ORG pin at  $V_{\rm CC}$ ) or 128 registers of 8 bits (ORG pin at GND). Each register can be written (or read) serially by using the DI (or DO) pin. The CAT93C46 features a self-timed internal write with auto-clear. On-chip Power-On Reset circuit protects the internal logic against powering up in the wrong state.

#### **Features**

- High Speed Operation: 2 MHz
- 1.8 V to 5.5 V Supply Voltage Range
- Selectable x8 or x16 Memory Organization
- Self-Timed Write Cycle with Auto-Clear
- Software Write Protection
- Power-up Inadvertant Write Protection
- Low Power CMOS Technology
- 1,000,000 Program/Erase Cycles
- 100 Year Data Retention
- Industrial Temperature Ranges
- 8-pin PDIP, SOIC, TSSOP and 8-pad TDFN Packages
- This Device is Pb–Free, Halogen Free/BFR Free and RoHS Compliant\*



Figure 1. Functional Symbol



# ON Semiconductor®

http://onsemi.com





PDIP-8 L SUFFIX CASE 646AA









SOIC-8 V, W SUFFIX CASE 751BD

(Top View)

SOIC-8 X SUFFIX CASE 751BE TDFN-8 VP2 SUFFIX CASE 511AK

### **PIN CONFIGURATIONS**

| CS E<br>SK E<br>DI E<br>DO E | <u> </u>                       | H V <sub>CC</sub><br>H NC<br>H ORG<br>H GND | NC H<br>V <sub>CC</sub> H<br>CS H<br>SK H | <b>○1</b>            |   | org<br>GND<br>DO<br>DI |
|------------------------------|--------------------------------|---------------------------------------------|-------------------------------------------|----------------------|---|------------------------|
| и щ                          |                                | т сир                                       | SK LL                                     |                      | — | וט                     |
| TS                           | _), SOIC<br>SSOP (Y<br>DFN (VP | ΄),                                         |                                           | SOIC (W<br>(Top View | , |                        |

#### **PIN FUNCTION**

| Pin Name        | Function            |  |
|-----------------|---------------------|--|
| CS              | Chip Select         |  |
| SK              | Clock Input         |  |
| DI              | Serial Data Input   |  |
| DO              | Serial Data Output  |  |
| V <sub>CC</sub> | Power Supply        |  |
| GND             | Ground              |  |
| ORG             | Memory Organization |  |
| NC              | No Connection       |  |

Note: When the ORG pin is connected to  $V_{CC}$ , the x16 organization is selected. When it is connected to ground, the x8 organization is selected. If the ORG pin is left unconnected, then an internal pullup device will select the x16 organization.

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 13 of this data sheet.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

**Table 1. ABSOLUTE MAXIMUM RATINGS** 

| Parameter                                          | Value        | Units |
|----------------------------------------------------|--------------|-------|
| Storage Temperature                                | -65 to +150  | °C    |
| Voltage on Any Pin with Respect to Ground (Note 1) | -0.5 to +6.5 | V     |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

Table 2. RELIABILITY CHARACTERISTICS (Note 2)

| Symbol                    | Parameter      | Min       | Units                  |  |
|---------------------------|----------------|-----------|------------------------|--|
| N <sub>END</sub> (Note 3) | Endurance      | 1,000,000 | Program / Erase Cycles |  |
| T <sub>DR</sub>           | Data Retention | 100       | Years                  |  |

<sup>2.</sup> These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods.

Table 3. D.C. OPERATING CHARACTERISTICS ( $V_{CC} = +1.8 \text{ V to } +5.5 \text{ V}$ ,  $T_A = -40 ^{\circ}\text{C}$  to  $+85 ^{\circ}\text{C}$ , unless otherwise specified.)

| Symbol           | Parameter                                | Test Conditions                                                                         | Min                   | Max                   | Units |
|------------------|------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------|-----------------------|-------|
| I <sub>CC1</sub> | Power Supply Current (Write)             | f <sub>SK</sub> = 1 MHz<br>V <sub>CC</sub> = 5.0 V                                      |                       | 1                     | mA    |
| I <sub>CC2</sub> | Power Supply Current (Read)              | f <sub>SK</sub> = 1 MHz<br>V <sub>CC</sub> = 5.0 V                                      |                       | 500                   | μΑ    |
| I <sub>SB1</sub> | Power Supply Current (Standby) (x8 Mode) | $V_{IN} = \text{GND or } V_{CC},$ $CS = \text{GND}$ $ORG = \text{GND}$                  |                       | 2                     | μΑ    |
| I <sub>SB2</sub> | Power Supply Current (Standby) (x16Mode) | $V_{IN}$ = GND or $V_{CC}$ ,<br>CS = GND<br>ORG = Float or $V_{CC}$                     |                       | 1                     | μΑ    |
| I <sub>LI</sub>  | Input Leakage Current                    | V <sub>IN</sub> = GND to V <sub>CC</sub>                                                |                       | 1                     | μΑ    |
| I <sub>LO</sub>  | Output Leakage Current                   | $V_{OUT}$ = GND to $V_{CC}$ , $CS$ = GND                                                |                       | 1                     | μΑ    |
| V <sub>IL1</sub> | Input Low Voltage                        | $4.5 \text{ V} \le \text{V}_{CC} < 5.5 \text{ V}$                                       | -0.1                  | 0.8                   | V     |
| V <sub>IH1</sub> | Input High Voltage                       | $4.5 \text{ V} \le \text{V}_{CC} < 5.5 \text{ V}$                                       | 2                     | V <sub>CC</sub> + 1   | V     |
| $V_{IL2}$        | Input Low Voltage                        | $1.8 \text{ V} \le \text{V}_{CC} < 4.5 \text{ V}$                                       | 0                     | V <sub>CC</sub> x 0.2 | V     |
| V <sub>IH2</sub> | Input High Voltage                       | $1.8 \text{ V} \le \text{V}_{CC} < 4.5 \text{ V}$                                       | V <sub>CC</sub> x 0.7 | V <sub>CC</sub> + 1   | V     |
| V <sub>OL1</sub> | Output Low Voltage                       | $4.5 \text{ V} \le \text{V}_{CC} < 5.5 \text{ V}$<br>$\text{I}_{OL} = 2.1 \text{ mA}$   |                       | 0.4                   | V     |
| V <sub>OH1</sub> | Output High Voltage                      | $I_{OH} = -400 \mu A$                                                                   | 2.4                   |                       | V     |
| V <sub>OL2</sub> | Output Low Voltage                       | $1.8 \text{ V} \le \text{V}_{CC} < 4.5 \text{ V}$<br>$\text{I}_{OL} = 1 \text{ mA}$     |                       | 0.2                   | V     |
| V <sub>OH2</sub> | Output High Voltage                      | $1.8 \text{ V} \le \text{V}_{CC} < 4.5 \text{ V}$<br>$\text{I}_{OH} = -100 \mu\text{A}$ | V <sub>CC</sub> - 0.2 |                       | V     |

<sup>1.</sup> The DC input voltage on any pin should not be lower than -0.5 V or higher than  $V_{CC} + 0.5$  V. During transitions, the voltage on any pin may undershoot to no less than -1.5 V or overshoot to no more than  $V_{CC} + 1.5$  V, for periods of less than 20 ns.

<sup>3.</sup> Block Mode,  $V_{CC} = 5 \text{ V}, 25^{\circ}\text{C}$ 

Table 4. PIN CAPACITANCE ( $T_A = 25$ °C, f = 1 MHz,  $V_{CC} = 5$  V)

| Symbol                    | Test                                | Conditions             | Min | Тур | Max | Units |
|---------------------------|-------------------------------------|------------------------|-----|-----|-----|-------|
| C <sub>OUT</sub> (Note 4) | Output Capacitance (DO)             | V <sub>OUT</sub> = 0 V |     |     | 5   | pF    |
| C <sub>IN</sub> (Note 4)  | Input Capacitance (CS, SK, DI, ORG) | $V_{IN} = 0 V$         |     |     | 5   | pF    |

<sup>4.</sup> These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods.

Table 5. A.C. CHARACTERISTICS ( $V_{CC} = +1.8 \text{ V to } +5.5 \text{ V}$ ,  $T_A = -40 ^{\circ}\text{C}$  to  $+85 ^{\circ}\text{C}$ , unless otherwise specified.) (Note 5)

|                          |                              | Limits |      |       |
|--------------------------|------------------------------|--------|------|-------|
| Symbol                   | Parameter                    | Min    | Max  | Units |
| t <sub>CSS</sub>         | CS Setup Time                | 50     |      | ns    |
| t <sub>CSH</sub>         | CS Hold Time                 | 0      |      | ns    |
| t <sub>DIS</sub>         | DI Setup Time                | 100    |      | ns    |
| t <sub>DIH</sub>         | DI Hold Time                 | 100    |      | ns    |
| t <sub>PD1</sub>         | Output Delay to 1            |        | 0.25 | μs    |
| t <sub>PD0</sub>         | Output Delay to 0            |        | 0.25 | μs    |
| t <sub>HZ</sub> (Note 6) | Output Delay to High-Z       |        | 100  | ns    |
| t <sub>EW</sub>          | Program/Erase Pulse Width    |        | 5    | ms    |
| t <sub>CSMIN</sub>       | Minimum CS Low Time          | 0.25   |      | μs    |
| t <sub>SKHI</sub>        | Minimum SK High Time         | 0.25   |      | μs    |
| t <sub>SKLOW</sub>       | Minimum SK Low Time          | 0.25   |      | μs    |
| t <sub>SV</sub>          | Output Delay to Status Valid |        | 0.25 | μs    |
| SK <sub>MAX</sub>        | Maximum Clock Frequency      | DC     | 2000 | kHz   |

<sup>5.</sup> Test conditions according to "AC Test Conditions" table.

# Table 6. POWER-UP TIMING (Notes 7 and 8)

| Symbol           | Parameter                   | Max | Units |
|------------------|-----------------------------|-----|-------|
| t <sub>PUR</sub> | Power-up to Read Operation  | 1   | ms    |
| t <sub>PUW</sub> | Power-up to Write Operation | 1   | ms    |

<sup>7.</sup> These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods.

#### **Table 7. A.C. TEST CONDITIONS**

| Input Rise and Fall Times | ≤ 50 ns                                                                         |                                                                    |
|---------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------|
| Input Pulse Voltages      | 0.4 V to 2.4 V                                                                  | $4.5~\textrm{V} \leq \textrm{V}_{\textrm{CC}} \leq 5.5~\textrm{V}$ |
| Timing Reference Voltages | 0.8 V, 2.0 V                                                                    | $4.5 \text{ V} \leq \text{V}_{CC} \leq 5.5 \text{ V}$              |
| Input Pulse Voltages      | 0.2 V <sub>CC</sub> to 0.7 V <sub>CC</sub>                                      | $1.8 \text{ V} \le \text{V}_{CC} \le 4.5 \text{ V}$                |
| Timing Reference Voltages | 0.5 V <sub>CC</sub>                                                             | $1.8 \text{ V} \le \text{V}_{CC} \le 4.5 \text{ V}$                |
| Output Load               | Current Source I <sub>OLmax</sub> /I <sub>OHmax</sub> , C <sub>L</sub> = 100 pF |                                                                    |

<sup>6.</sup> These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods.

<sup>8.</sup> t<sub>PUR</sub> and t<sub>PUW</sub> are the delays required from the time V<sub>CC</sub> is stable until the specified operation can be initiated.

#### **Device Operation**

The CAT93C46 is a 1024-bit nonvolatile memory intended for use with industry standard microprocessors. The CAT93C46 can be organized as either registers of 16 bits or 8 bits. When organized as X16, seven 9-bit instructions control the reading, writing and erase operations of the device. When organized as X8, seven 10-bit instructions control the reading, writing and erase operations of the device. The CAT93C46 operates on a single power supply and will generate on chip the high voltage required during any write operation.

Instructions, addresses, and write data are clocked into the DI pin on the rising edge of the clock (SK). The DO pin is normally in a high impedance state except when reading data from the device, or when checking the ready/busy status during a write operation. The serial communication protocol follows the timing shown in Figure 2.

The ready/busy status can be determined after the start of internal write cycle by selecting the device (CS high) and polling the DO pin; DO low indicates that the write operation is not completed, while DO high indicates that the device is ready for the next instruction. If necessary, the DO pin may be placed back into a high impedance state during chip select by shifting a dummy "1" into the DI pin. The DO pin will enter the high impedance state on the rising edge of the clock (SK). Placing the DO pin into the high impedance state is recommended in applications where the DI pin and the DO pin are to be tied together to form a common DI/O

pin. The Ready/Busy flag can be disabled only in Ready state; no change is allowed in Busy state.

The format for all instructions sent to the device is a logical "1" start bit, a 2-bit (or 4-bit) opcode, 6-bit address (an additional bit when organized X8) and for write operations a 16-bit data field (8-bit for X8 organization).

#### Read

Upon receiving a READ command (Figure 3) and an address (clocked into the DI pin), the DO pin of the CAT93C46 will come out of the high impedance state and, after sending an initial dummy zero bit, will begin shifting out the data addressed (MSB first). The output data bits will toggle on the rising edge of the SK clock and are stable after the specified time delay (tpD0 or tpD1).

#### Erase/Write Enable and Disable

The CAT93C46 powers up in the write disable state. Any writing after power–up or after an EWDS (write disable) instruction must first be preceded by the EWEN (write enable) instruction. Once the write instruction is enabled, it will remain enabled until power to the device is removed, or the EWDS instruction is sent. The EWDS instruction can be used to disable all CAT93C46 write and erase instructions, and will prevent any accidental writing or clearing of the device. Data can be read normally from the device regardless of the write enable/disable status. The EWEN and EWDS instructions timing is shown in Figure 4.

**Table 8. INSTRUCTION SET** 

|             |           |        | Add     | ress   | Data  |        |                     |
|-------------|-----------|--------|---------|--------|-------|--------|---------------------|
| Instruction | Start Bit | Opcode | х8      | x16    | х8    | x16    | Comments            |
| READ        | 1         | 10     | A6-A0   | A5-A0  |       |        | Read Address AN-A0  |
| ERASE       | 1         | 11     | A6-A0   | A5-A0  |       |        | Clear Address AN-A0 |
| WRITE       | 1         | 01     | A6-A0   | A5-A0  | D7-D0 | D15-D0 | Write Address AN-A0 |
| EWEN        | 1         | 00     | 11XXXXX | 11XXXX |       |        | Write Enable        |
| EWDS        | 1         | 00     | 00XXXXX | 00XXXX |       |        | Write Disable       |
| ERAL        | 1         | 00     | 10XXXXX | 10XXXX |       |        | Clear All Addresses |
| WRAL        | 1         | 00     | 01XXXXX | 01XXXX | D7-D0 | D15-D0 | Write All Addresses |



Figure 2. Synchronous Data Timing



Figure 3. Read Instruction Timing



Figure 4. EWEN/EWDS Instruction Timing

#### Write

After receiving a WRITE command (Figure 5), address and the data, the CS (Chip Select) pin must be deselected for a minimum of t<sub>CSMIN</sub>. The falling edge of CS will start the self clocking for auto-clear and data store cycles on the memory location specified in the instruction. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busy status of the CAT93C46 can be determined by selecting the device and polling the DO pin. Since this device features Auto-Clear before write, it is NOT necessary to erase a memory location before it is written into.

#### **Erase**

Upon receiving an ERASE command and address, the CS (Chip Select) pin must be de-asserted for a minimum of  $t_{\rm CSMIN}$  (Figure 6). The falling edge of CS will start the self clocking clear cycle of the selected memory location. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busy status of the CAT93C46 can be determined by selecting the device and polling the DO pin. Once cleared, the content of a cleared location returns to a logical "1" state.

#### **Erase All**

Upon receiving an ERAL command (Figure 7), the CS (Chip Select) pin must be deselected for a minimum of t<sub>CSMIN</sub>. The falling edge of CS will start the self clocking clear cycle of all memory locations in the device. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busy status of the CAT93C46 can be determined by selecting the device and polling the DO pin. Once cleared, the contents of all memory bits return to a logical "1" state.

#### Write All

Upon receiving a WRAL command and data, the CS (Chip Select) pin must be deselected for a minimum of t<sub>CSMIN</sub> (Figure 8). The falling edge of CS will start the self clocking data write to all memory locations in the device. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busy status of the CAT93C46 can be determined by selecting the device and polling the DO pin. It is not necessary for all memory locations to be cleared before the WRAL command is executed.



Figure 5. Write Instruction Timing



Figure 6. Erase Instruction Timing



Figure 7. ERAL Instruction Timing



Figure 8. WRAL Instruction Timing

# **PACKAGE DIMENSIONS**

PDIP-8, 300 mils CASE 646AA-01 ISSUE A



| SYMBOL | MIN      | NOM  | MAX   |  |
|--------|----------|------|-------|--|
| Α      |          |      | 5.33  |  |
| A1     | 0.38     |      |       |  |
| A2     | 2.92     | 3.30 | 4.95  |  |
| b      | 0.36     | 0.46 | 0.56  |  |
| b2     | 1.14     | 1.52 | 1.78  |  |
| С      | 0.20     | 0.25 | 0.36  |  |
| D      | 9.02     | 9.27 | 10.16 |  |
| Е      | 7.62     | 7.87 | 8.25  |  |
| E1     | 6.10     | 6.35 | 7.11  |  |
| е      | 2.54 BSC |      |       |  |
| eB     | 7.87     |      | 10.92 |  |
| L      | 2.92     | 3.30 | 3.80  |  |

# **TOP VIEW**





**END VIEW** 

- (1) All dimensions are in millimeters.(2) Complies with JEDEC MS-001.

# **PACKAGE DIMENSIONS**

**SOIC 8, 150 mils** CASE 751BD-01 ISSUE O



| SYMBOL | MIN  | NOM      | MAX  |
|--------|------|----------|------|
| Α      | 1.35 |          | 1.75 |
| A1     | 0.10 |          | 0.25 |
| b      | 0.33 |          | 0.51 |
| С      | 0.19 |          | 0.25 |
| D      | 4.80 |          | 5.00 |
| Е      | 5.80 |          | 6.20 |
| E1     | 3.80 |          | 4.00 |
| е      |      | 1.27 BSC |      |
| h      | 0.25 |          | 0.50 |
| L      | 0.40 |          | 1.27 |
| θ      | 0°   |          | 8°   |

**TOP VIEW** 



SIDE VIEW



**END VIEW** 

- (1) All dimensions are in millimeters. Angles in degrees.(2) Complies with JEDEC MS-012.

# **PACKAGE DIMENSIONS**

SOIC-8, 208 mils CASE 751BE-01 ISSUE O



| SYMBOL | MIN      | NOM | MAX  |
|--------|----------|-----|------|
| Α      |          |     | 2.03 |
| A1     | 0.05     |     | 0.25 |
| b      | 0.36     |     | 0.48 |
| С      | 0.19     |     | 0.25 |
| D      | 5.13     |     | 5.33 |
| E      | 7.75     |     | 8.26 |
| E1     | 5.13     |     | 5.38 |
| е      | 1.27 BSC |     |      |
| L      | 0.51     |     | 0.76 |
| θ      | 0°       |     | 8°   |

# **TOP VIEW**





**END VIEW** 

- (1) All dimensions are in millimeters. Angles in degrees.(2) Complies with EIAJ EDR-7320.

# **PACKAGE DIMENSIONS**

TSSOP8, 4.4x3 CASE 948AL-01 ISSUE O



| SYMBOL | MIN      | NOM  | MAX  |
|--------|----------|------|------|
| Α      |          |      | 1.20 |
| A1     | 0.05     |      | 0.15 |
| A2     | 0.80     | 0.90 | 1.05 |
| b      | 0.19     |      | 0.30 |
| С      | 0.09     |      | 0.20 |
| D      | 2.90     | 3.00 | 3.10 |
| E      | 6.30     | 6.40 | 6.50 |
| E1     | 4.30     | 4.40 | 4.50 |
| е      | 0.65 BSC |      |      |
| L      | 1.00 REF |      |      |
| L1     | 0.50     | 0.60 | 0.75 |
| θ      | 0°       |      | 8°   |

# **TOP VIEW**





- (1) All dimensions are in millimeters. Angles in degrees.(2) Complies with JEDEC MO-153.

# **PACKAGE DIMENSIONS**

**TDFN8, 2x3** CASE 511AK-01 ISSUE A







**TOP VIEW** 

SIDE VIEW

**BOTTOM VIEW** 

| SYMBOL | MIN      | NOM  | МАХ  |
|--------|----------|------|------|
| Α      | 0.70     | 0.75 | 0.80 |
| A1     | 0.00     | 0.02 | 0.05 |
| A2     | 0.45     | 0.55 | 0.65 |
| A3     | 0.20 REF |      |      |
| b      | 0.20     | 0.25 | 0.30 |
| D      | 1.90     | 2.00 | 2.10 |
| D2     | 1.30     | 1.40 | 1.50 |
| E      | 2.90     | 3.00 | 3.10 |
| E2     | 1.20     | 1.30 | 1.40 |
| е      | 0.50 TYP |      |      |
| L      | 0.20     | 0.30 | 0.40 |



**FRONT VIEW** 

- (1) All dimensions are in millimeters.(2) Complies with JEDEC MO-229.

## **Example of Ordering Information**



- 9. All packages are RoHS-compliant (Lead-free, Halogen-free).
- 10. The standard lead finish is NiPdAu.
- 11. The standard lead finish for the SOIC, EIAJ (X) package is Matte-Tin.
- 12. The device used in the above example is a CAT93C46VI-GT3 (SOIC, JEDEC, Industrial Temperature, NiPdAu, Tape & Reel).
- 13. The SOIC, EIAJ (X) package is available in reels of 2,000 pcs/reel (i.e. CAT93C46XI-T2). All other packages are offered in reels of 3,000
- 14. For additional package and temperature options, please contact your nearest ON Semiconductor Sales office.
- 15. For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application. Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative