アドバンストLS-TTL トランジスタ・トランジスタ・ロジック|パッケージ: Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow
型番 | DM74ALS1004M |
---|---|
メーカー | FAIRCHILD |
種別 | CMOS標準ロジックIC |
データシート | ![]() |
Additional Feature | IOL = 24MA @ VOL = 0.5V; IOH = 15MA @ VOH = 2V |
Family | ALS |
JESD-30 Code | R-PDSO-G14 |
JESD-609 Code | e0 |
Length | 8.65 mm |
Load Capacitance (CL) | 50 pF |
Logic IC Type | INVERTER |
Max I(ol) | 0.024 Amp |
Moisture Sensitivity Level | 1 |
Number of Functions | 6 |
Number of Inputs | 1 |
Number of Terminals | 14 |
Operating Temperature-Max | 70 Cel |
Operating Temperature-Min | 0 Cel |
Package Body Material | PLASTIC/EPOXY |
Package Code | SOP |
Package Equivalence Code | SOP14,.25 |
Package Shape | RECTANGULAR |
Package Style | SMALL OUTLINE Meter |
Packing Method | TR |
Peak Reflow Temperature (Cel) | 260 |
Power Supplies | 5 V |
Power Supply Current-Max (ICC) | 12 mA |
Prop. Delay@Nom-Sup | 7 ns |
Propagation Delay (tpd) | 6 ns |
Qualification Status | Not Qualified |
Schmitt Trigger | NO |
Seated Height-Max | 1.75 mm |
Sub Category | Gates |
Supply Voltage-Max (Vsup) | 5.5 V |
Supply Voltage-Min (Vsup) | 4.5 V |
Supply Voltage-Nom (Vsup) | 5 V |
Surface Mount | YES |
Technology | TTL |
Temperature Grade | COMMERCIAL |
Terminal Finish | MATTE TIN |
Terminal Form | GULL WING |
Terminal Pitch | 1.27 mm |
Terminal Position | DUAL |
Time@Peak Reflow Temperature-Max (s) | 30 |
Width | 3.9 mm |
会社名称 | Fairchild Semiconductor Corporation |
---|---|
設立 | 1957 |
所在地 | 3030 Orchard Parkway San Jose, CA 95134 United States |
URL | http://www.fairchildsemi.com/ |
DM74ALS1004M - FAIRCHILD の商品詳細ページです。