CD4050BCNNL データシート Fairchild

CD4050BCNNL - FAIRCHILD の商品詳細ページです。

1
No Image
2営業日以内に回答いたします

CMOS標準ロジックIC|6回路Buffer | 16ピン|パッケージ: Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide

CD4050BCNNL の詳細情報

  • 仕様・詳細
  • メーカー情報
型番CD4050BCNNL
メーカーFAIRCHILD
種別CMOS標準ロジックIC
データシートProduct_list_pdf
Additional Feature CMOS-TTL LEVEL TRANSLATOR
Family 4000/14000/40000
JESD-30 Code R-PDIP-T16
JESD-609 Code e3
Length 19.305 mm
Load Capacitance (CL) 50 pF
Logic IC Type BUFFER
Number of Functions 6
Number of Inputs 1
Number of Terminals 16
Operating Temperature-Max 125 Cel
Operating Temperature-Min -55 Cel
Package Body Material PLASTIC/EPOXY
Package Code DIP
Package Equivalence Code DIP16,.3
Package Shape RECTANGULAR
Package Style IN-LINE Meter
Power Supplies 5/15 V
Prop. Delay@Nom-Sup 120 ns
Propagation Delay (tpd) 120 ns
Qualification Status Not Qualified
Schmitt Trigger NO
Seated Height-Max 5.08 mm
Sub Category Gates
Supply Voltage-Max (Vsup) 15 V
Supply Voltage-Min (Vsup) 3 V
Supply Voltage-Nom (Vsup) 5 V
Surface Mount NO
Technology CMOS
Temperature Grade MILITARY
Terminal Finish MATTE TIN
Terminal Form THROUGH-HOLE
Terminal Pitch 2.54 mm
Terminal Position DUAL
Width 7.62 mm
会社名称Fairchild Semiconductor Corporation
設立1957
所在地3030 Orchard Parkway San Jose, CA 95134 United States
URLhttp://www.fairchildsemi.com/

CD4050BCNNLのレビュー

CD4050BCNNL のご注文について