EP20K30EFC324-1X データシート Altera

EP20K30EFC324-1X - ALTERA の商品詳細ページです。

1
No Image
2営業日以内に回答いたします

EP20K30EFC324-1X の詳細情報

  • 仕様・詳細
  • メーカー情報
型番EP20K30EFC324-1X
メーカーALTERA
データシートProduct_list_pdf
Clock Frequency-Max 160 MHz
JESD-30 Code S-PBGA-B324
JESD-609 Code e1
Length 19 mm
Moisture Sensitivity Level 3
Number of Dedicated Inputs 4
Number of I/O Lines 128
Number of Inputs 120
Number of Logic Cells 1200
Number of Outputs 120
Number of Terminals 324
Operating Temperature-Max 85 Cel
Operating Temperature-Min 0 Cel
Organization 4 DEDICATED INPUTS, 128 I/O
Output Function MACROCELL
Package Body Material PLASTIC/EPOXY
Package Code BGA
Package Equivalence Code BGA324,18X18,40
Package Shape SQUARE
Package Style GRID ARRAY Meter
Peak Reflow Temperature (Cel) 220
Power Supplies 1.8,1.8/3.3 V
Programmable Logic Type LOADABLE PLD
Propagation Delay 1.91 ns
Qualification Status Not Qualified
Seated Height-Max 2.1 mm
Sub Category Field Programmable Gate Arrays
Supply Voltage-Max 1.89 V
Supply Voltage-Min 1.71 V
Supply Voltage-Nom 1.8 V
Surface Mount YES
Technology CMOS
Temperature Grade OTHER
Terminal Finish TIN SILVER COPPER
Terminal Form BALL
Terminal Pitch 1 mm
Terminal Position BOTTOM
Width 19 mm
会社名称アルテラ
設立1983
所在地101 Innovation Drive San Jose, CA 95134 United States
URLhttp://www.altera.com/

EP20K30EFC324-1Xのレビュー

EP20K30EFC324-1X のご注文について